| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576 | // File: STM32F412_413_423.dbgconf// Version: 1.0.0// Note: refer to STM32F412 reference manual (RM0402)//       refer to STM32F412xE/xG datasheet//       refer to STM32F413/423 reference manual (RM0430)//       refer to STM32F413/423xG/xH datasheet// <<< Use Configuration Wizard in Context Menu >>>// <h> Debug MCU configuration register (DBGMCU_CR)//   <o.2>  DBG_STANDBY              <i> Debug Standby Mode//   <o.1>  DBG_STOP                 <i> Debug Stop Mode//   <o.0>  DBG_SLEEP                <i> Debug Sleep Mode// </h>DbgMCU_CR = 0x00000007;// <h> Debug MCU APB1 freeze register (DBGMCU_APB1_FZ)//                                   <i> Reserved bits must be kept at reset value//   <o.26> DBG_CAN2_STOP            <i> CAN2 stopped when core is halted//   <o.25> DBG_CAN1_STOP            <i> CAN2 stopped when core is halted//   <o.24> DBG_I2CFMP_SMBUS_TIMEOUT <i> I2CFMP SMBUS timeout mode stopped when core is halted//   <o.23> DBG_I2C3_SMBUS_TIMEOUT   <i> I2C3 SMBUS timeout mode stopped when core is halted//   <o.22> DBG_I2C2_SMBUS_TIMEOUT   <i> I2C2 SMBUS timeout mode stopped when core is halted//   <o.21> DBG_I2C1_SMBUS_TIMEOUT   <i> I2C1 SMBUS timeout mode stopped when core is halted//   <o.12> DBG_IWDG_STOP            <i> Independent watchdog stopped when core is halted//   <o.11> DBG_WWDG_STOP            <i> Window watchdog stopped when core is halted//   <o.10> DBG_RTC_STOP             <i> RTC stopped when core is halted//   <o.8>  DBG_TIM14_STOP           <i> TIM14 counter stopped when core is halted//   <o.7>  DBG_TIM13_STOP           <i> TIM13 counter stopped when core is halted//   <o.6>  DBG_TIM12_STOP           <i> TIM12 counter stopped when core is halted//   <o.5>  DBG_TIM7_STOP            <i> TIM7 counter stopped when core is halted//   <o.4>  DBG_TIM6_STOP            <i> TIM6 counter stopped when core is halted//   <o.3>  DBG_TIM5_STOP            <i> TIM5 counter stopped when core is halted//   <o.2>  DBG_TIM4_STOP            <i> TIM4 counter stopped when core is halted//   <o.1>  DBG_TIM3_STOP            <i> TIM3 counter stopped when core is halted//   <o.0>  DBG_TIM2_STOP            <i> TIM2 counter stopped when core is halted// </h>DbgMCU_APB1_Fz = 0x00000000;// <h> Debug MCU APB2 freeze register (DBGMCU_APB2_FZ)//                                   <i> Reserved bits must be kept at reset value//   <o.18> DBG_TIM11_STOP           <i> TIM11 counter stopped when core is halted//   <o.17> DBG_TIM10_STOP           <i> TIM10 counter stopped when core is halted//   <o.16> DBG_TIM9_STOP            <i> TIM9 counter stopped when core is halted//   <o.1>  DBG_TIM8_STOP            <i> TIM8 counter stopped when core is halted//   <o.0>  DBG_TIM1_STOP            <i> TIM1 counter stopped when core is halted// </h>DbgMCU_APB2_Fz = 0x00000000;// <h> TPIU Pin Routing (TRACECLK fixed on Pin PE2)//   <i> TRACECLK: Pin PE2//   <o1> TRACED0//     <i> ETM Trace Data 0//       <0x00040003=> Pin PE3//       <0x00050006=> Pin PF6//   <o2> TRACED1//     <i> ETM Trace Data 1//       <0x00040004=> Pin PE4//       <0x00050007=> Pin PF7//       <0x00030003=> Pin PD3//   <o3> TRACED2//     <i> ETM Trace Data 2//       <0x00040005=> Pin PE5//       <0x0006000D=> Pin PG13//   <o4> TRACED3//     <i> ETM Trace Data 3//       <0x00040006=> Pin PE6//       <0x0006000E=> Pin PG14// </h>TraceClk_Pin = 0x00040002;TraceD0_Pin  = 0x00040003;TraceD1_Pin  = 0x00040004;TraceD2_Pin  = 0x00040005;TraceD3_Pin  = 0x00040006;// <<< end of configuration section >>>
 |