pan3031.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605
  1. /*******************************************************************************
  2. * @note Copyright (C) 2020 Shanghai Panchip Microelectronics Co., Ltd. All rights reserved.
  3. *
  4. * @file pan3031.c
  5. * @brief
  6. *
  7. * @history - V3.0, 2021-11-05
  8. *******************************************************************************/
  9. #include "pan3031_port.h"
  10. bool pan3031_irq_trigged_flag = false;
  11. uint8_t reg_agc_value[98] = {0x90,0xff,0x64,0x24,0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,\
  12. 0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,\
  13. 0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x24,0x00,0x03,0x24,0x2A,\
  14. 0x20,0x03,0x2A,0x30,0x40,0x03,0x30,0x36,0x60,0x03,0x36,0x3B,0x80,0x03,0x3B,0x41,\
  15. 0x84,0x03,0x41,0x46,0x88,0x03,0x46,0x4B,0x8C,0x03,0x4B,0x50,0x90,0x03,0x50,0x56,\
  16. 0x91,0x03,0x56,0x06,0xFF,0x40,0x42,0x0F,0x00,0x00,0x01,0xF4,0x2F,0xF3,0x0F,0x00,0x00,0x00};
  17. /**
  18. * @brief read one byte from register in current page
  19. * @param[in] <addr> register address to write
  20. * @return value read from register
  21. */
  22. static uint8_t PAN3031_read_reg(uint8_t addr)
  23. {
  24. uint8_t temreg = 0x00;
  25. rf_port.spi_cs_low();
  26. rf_port.spi_readwrite(0x00 | (addr<<1));
  27. temreg=rf_port.spi_readwrite(0x00);
  28. rf_port.spi_cs_high();
  29. return temreg;
  30. }
  31. /**
  32. * @brief write global register in current page and chick
  33. * @param[in] <addr> register address to write
  34. * @param[in] <value> address value to write to rgister
  35. * @return result
  36. */
  37. static uint32_t PAN3031_write_reg(uint8_t addr,uint8_t value)
  38. {
  39. uint16_t tmpreg = 0;
  40. uint16_t addr_w = (0x01 | (addr << 1));
  41. rf_port.spi_cs_low();
  42. rf_port.spi_readwrite(addr_w);
  43. rf_port.spi_readwrite(value);
  44. rf_port.spi_cs_high();
  45. tmpreg = PAN3031_read_reg(addr);
  46. if(tmpreg == value)
  47. {
  48. return OK;
  49. }
  50. else
  51. {
  52. return FAIL;
  53. }
  54. }
  55. /**
  56. * @brief rf send data fifo,send bytes register
  57. * @param[in] <addr> register address to write
  58. * @param[in] <buffer> send data buffer
  59. * @param[in] <size> send data size
  60. * @return none
  61. */
  62. static void PAN3031_write_fifo(uint8_t addr,uint8_t *buffer,int size)
  63. {
  64. int i;
  65. uint8_t addr_w = (0x01 | (addr << 1));
  66. rf_port.spi_cs_low();
  67. rf_port.spi_readwrite(addr_w);
  68. for(i =0;i<size;i++)
  69. {
  70. rf_port.spi_readwrite(buffer[i]);
  71. }
  72. rf_port.spi_cs_high();
  73. }
  74. /**
  75. * @brief rf receive data fifo,read bytes from register
  76. * @param[in] <addr> register address to write
  77. * @param[in] <buffer> receive data buffer
  78. * @param[in] <size> receive data size
  79. * @return none
  80. */
  81. static void PAN3031_read_fifo(uint8_t addr,uint8_t *buffer,int size)
  82. {
  83. int i;
  84. uint8_t addr_w = (0x00 | (addr<<1));
  85. rf_port.spi_cs_low();
  86. rf_port.spi_readwrite(addr_w);
  87. for(i =0;i<size;i++)
  88. {
  89. buffer[i] = rf_port.spi_readwrite(0x00);
  90. }
  91. rf_port.spi_cs_high();
  92. }
  93. /**
  94. * @brief switch page
  95. * @param[in] <page> page to switch
  96. * @return result
  97. */
  98. static uint32_t PAN3031_switch_page(enum PAGE_SEL page)
  99. {
  100. uint8_t page_sel = 0x00;
  101. uint8_t tmpreg = 0x00;
  102. tmpreg = PAN3031_read_reg(REG_SYS_CTL);
  103. page_sel = (tmpreg & 0xfc )| page;
  104. PAN3031_write_reg(REG_SYS_CTL, page_sel);
  105. if((PAN3031_read_reg(REG_SYS_CTL) &0x03) == page)
  106. {
  107. return OK;
  108. }else
  109. {
  110. return FAIL;
  111. }
  112. }
  113. /**
  114. * @brief This function write a value to register in specific page
  115. * @param[in] <page> the page of register
  116. * @param[in] <addr> register address
  117. * @param[in] <value> value to write
  118. * @return result
  119. */
  120. uint32_t PAN3031_write_spec_page_reg(enum PAGE_SEL page,uint8_t addr,uint8_t value)
  121. {
  122. if(PAN3031_switch_page(page) != OK)
  123. {
  124. return FAIL;
  125. }
  126. if(PAN3031_write_reg(addr, value) != OK)
  127. {
  128. return FAIL;
  129. }
  130. else
  131. {
  132. return OK;
  133. }
  134. }
  135. /**
  136. * @brief read a value to register in specific page
  137. * @param[in] <page> the page of register
  138. * @param[in] <addr> register address
  139. * @return success(register value) or failure
  140. */
  141. uint8_t PAN3031_read_spec_page_reg(enum PAGE_SEL page,uint8_t addr)
  142. {
  143. if(PAN3031_switch_page(page) != OK)
  144. {
  145. return FAIL;
  146. }
  147. return PAN3031_read_reg(addr);
  148. }
  149. /**
  150. * @brief write continue register valuies(buffer) in specific addr page
  151. * @param[in] <page> the page of register
  152. * @param[in] <addr> register start address
  153. * @param[in] <buffer> values to write
  154. * @param[in] <len> buffer len
  155. * @return result
  156. */
  157. uint32_t PAN3031_write_read_continue_regs(enum PAGE_SEL page,uint8_t addr,uint8_t *buffer,uint8_t len)
  158. {
  159. uint8_t i,temreg[256];
  160. uint16_t addr_w;
  161. if(PAN3031_switch_page(page) != OK)
  162. {
  163. return FAIL;
  164. }
  165. addr_w = (0x01 | (addr << 1));
  166. rf_port.spi_cs_low();
  167. rf_port.spi_readwrite(addr_w);
  168. for(i=0;i<len;i++)
  169. {
  170. rf_port.spi_readwrite(buffer[i]);
  171. }
  172. rf_port.spi_cs_high();
  173. rf_port.spi_cs_low();
  174. rf_port.spi_readwrite(0x00 | (addr<<1));
  175. for(i=0;i<len;i++)
  176. {
  177. temreg[i] =rf_port.spi_readwrite(0x00);
  178. }
  179. rf_port.spi_cs_high();
  180. for(i=0;i<len;i++)
  181. {
  182. if(temreg[i] != buffer[i])
  183. {
  184. return FAIL;
  185. }
  186. }
  187. return OK;
  188. }
  189. /**
  190. * @brief PAN3031 clear all irq
  191. * @param[in] <none>
  192. * @return result
  193. */
  194. uint8_t PAN3031_clr_irq(void)
  195. {
  196. uint8_t clr_cnt = 0;
  197. uint16_t a = 0, b = 0;
  198. while(clr_cnt < 3)
  199. {
  200. PAN3031_write_spec_page_reg(PAGE0_SEL, 0x6C, 0x1f);//clr irq
  201. if(PAN3031_read_spec_page_reg(PAGE0_SEL, 0x6C)==0)
  202. {
  203. return OK;
  204. }else{
  205. clr_cnt++;
  206. for(a=0;a<1200;a++) //10ms
  207. for(b=0;b<100;b++);
  208. continue;
  209. }
  210. }
  211. return FAIL;
  212. }
  213. /**
  214. * @brief get irq status
  215. * @param[in] <none>
  216. * @return ira status
  217. */
  218. uint8_t PAN3031_get_irq(void)
  219. {
  220. uint8_t tmpreg;
  221. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x6C);
  222. return tmpreg;
  223. }
  224. /**
  225. * @brief software reset
  226. * @param[in] <none>
  227. * @return result
  228. */
  229. uint32_t PAN3031_rst(void)
  230. {
  231. uint8_t tmpreg = 0;
  232. tmpreg = PAN3031_read_reg(REG_SYS_CTL);
  233. tmpreg |= 0x80;
  234. PAN3031_write_reg(REG_SYS_CTL, tmpreg);
  235. tmpreg = PAN3031_read_reg(REG_SYS_CTL);
  236. tmpreg &= 0x7F;
  237. PAN3031_write_reg(REG_SYS_CTL, tmpreg);
  238. return OK;
  239. }
  240. /**
  241. * @brief clear packet count register
  242. * @param[in] <none>
  243. * @return none
  244. */
  245. void PAN3031_clr_pkt_cnt(void)
  246. {
  247. uint8_t tmpreg;
  248. tmpreg = PAN3031_read_reg(REG_SYS_CTL);
  249. tmpreg = (tmpreg & 0xbf) | 0x40 ;
  250. PAN3031_write_reg(REG_SYS_CTL,tmpreg);
  251. tmpreg = PAN3031_read_reg(REG_SYS_CTL);
  252. tmpreg = (tmpreg & 0xbf);
  253. PAN3031_write_reg(REG_SYS_CTL, tmpreg);
  254. }
  255. /**
  256. * @brief enable AGC function
  257. * @param[in] <state>
  258. * AGC_OFF/AGC_ON
  259. * @return result
  260. */
  261. uint32_t PAN3031_agc_enable(uint32_t state)
  262. {
  263. uint8_t reg_val = 0x02;
  264. if(state == AGC_OFF)
  265. {
  266. reg_val = 0x03;
  267. }
  268. else
  269. {
  270. reg_val = 0x02;
  271. }
  272. if(PAN3031_write_spec_page_reg(PAGE2_SEL, 0x06, reg_val) != OK)
  273. {
  274. return FAIL;
  275. }
  276. return OK;
  277. }
  278. /**
  279. * @brief configure AGC function
  280. * @param[in] <none>
  281. * @return result
  282. */
  283. uint32_t PAN3031_agc_config(void)
  284. {
  285. return PAN3031_write_read_continue_regs(PAGE2_SEL, 0x07, reg_agc_value,98);
  286. }
  287. /**
  288. * @brief do basic configuration to initialize
  289. * @param[in] <none>
  290. * @return result
  291. */
  292. uint32_t PAN3031_init(void)
  293. {
  294. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x06, 0x01) != OK)
  295. {
  296. return FAIL;
  297. }
  298. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x1f, 0x18) != OK)
  299. {
  300. return FAIL;
  301. }
  302. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x20, 0x15) != OK)
  303. {
  304. return FAIL;
  305. }
  306. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x23, 0x08) != OK)
  307. {
  308. return FAIL;
  309. }
  310. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x25, 0x08) != OK)
  311. {
  312. return FAIL;
  313. }
  314. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x27, 0x04) != OK)
  315. {
  316. return FAIL;
  317. }
  318. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x28, 0x14) != OK)
  319. {
  320. return FAIL;
  321. }
  322. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x2d, 0x33) != OK)
  323. {
  324. return FAIL;
  325. }
  326. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x2e, 0x33) != OK)
  327. {
  328. return FAIL;
  329. }
  330. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x2f, 0x33) != OK)
  331. {
  332. return FAIL;
  333. }
  334. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x30, 0x33) != OK)
  335. {
  336. return FAIL;
  337. }
  338. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x31, 0x33) != OK)
  339. {
  340. return FAIL;
  341. }
  342. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x32, 0x60) != OK)//HIGH
  343. {
  344. return FAIL;
  345. }
  346. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x33, 0x07) != OK)
  347. {
  348. return FAIL;
  349. }
  350. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x3e, 0x2c) != OK)
  351. {
  352. return FAIL;
  353. }
  354. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x3c, 0xff) != OK)
  355. {
  356. return FAIL;
  357. }
  358. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x40, 0x50) != OK)
  359. {
  360. return FAIL;
  361. }
  362. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4c, 0xbf) != OK)
  363. {
  364. return FAIL;
  365. }
  366. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4d, 0x0e) != OK)
  367. {
  368. return FAIL;
  369. }
  370. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x55, 0x02) != OK)
  371. {
  372. return FAIL;
  373. }
  374. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x0e, 0x44) != OK)
  375. {
  376. return FAIL;
  377. }
  378. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x0f, 0x0a) != OK)
  379. {
  380. return FAIL;
  381. }
  382. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x1e, 0x00) != OK)
  383. {
  384. return FAIL;
  385. }
  386. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x11, 0xA1) != OK)
  387. {
  388. return FAIL;
  389. }
  390. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x15, 0x38) != OK)
  391. {
  392. return FAIL;
  393. }
  394. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x2f, 0x0c) != OK)
  395. {
  396. return FAIL;
  397. }
  398. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x38, 0x02) != OK)
  399. {
  400. return FAIL;
  401. }
  402. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x57, 0x33) != OK)
  403. {
  404. return FAIL;
  405. }
  406. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x58, 0x33) != OK)
  407. {
  408. return FAIL;
  409. }
  410. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x59, 0x33) != OK)
  411. {
  412. return FAIL;
  413. }
  414. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x5a, 0x33) != OK)
  415. {
  416. return FAIL;
  417. }
  418. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x5b, 0x33) != OK)
  419. {
  420. return FAIL;
  421. }
  422. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x5c, 0x33) != OK)
  423. {
  424. return FAIL;
  425. }
  426. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x5d, 0x33) != OK)
  427. {
  428. return FAIL;
  429. }
  430. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x5e, 0x33) != OK)
  431. {
  432. return FAIL;
  433. }
  434. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x5f, 0x33) != OK)
  435. {
  436. return FAIL;
  437. }
  438. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x60, 0x33) != OK)
  439. {
  440. return FAIL;
  441. }
  442. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x61, 0x11) != OK)
  443. {
  444. return FAIL;
  445. }
  446. // if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x67, 0xc0) != OK)/*add PA*/
  447. // {
  448. // return FAIL;
  449. // }
  450. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x06, 0x26) != OK)
  451. {
  452. return FAIL;
  453. }
  454. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x10, 0x80) != OK)
  455. {
  456. return FAIL;
  457. }
  458. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x11, 0x0d) != OK)
  459. {
  460. return FAIL;
  461. }
  462. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x12, 0x16) != OK)
  463. {
  464. return FAIL;
  465. }
  466. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x18, 0xff) != OK)
  467. {
  468. return FAIL;
  469. }
  470. return OK;
  471. }
  472. /**
  473. * @brief change PAN3031 mode from deep sleep to standby3(STB3)
  474. * @param[in] <none>
  475. * @return result
  476. */
  477. uint32_t PAN3031_deepsleep_wakeup(void)
  478. {
  479. uint8_t rstreg = 0,porreg = 0;
  480. porreg = PAN3031_read_reg(0x04);
  481. porreg |= 0x10;
  482. PAN3031_write_reg(0x04, porreg);
  483. rf_port.delayus(10);
  484. porreg &= 0xEF;
  485. PAN3031_write_reg(0x04, porreg);
  486. rstreg = PAN3031_read_reg(REG_SYS_CTL);
  487. rstreg &= 0x7F;
  488. PAN3031_write_reg(REG_SYS_CTL, rstreg);
  489. rf_port.delayus(10);
  490. rstreg |= 0x80;
  491. PAN3031_write_reg(REG_SYS_CTL, rstreg);
  492. rf_port.delayus(10);
  493. rstreg &= 0x7F;
  494. PAN3031_write_reg(REG_SYS_CTL, rstreg);
  495. rf_port.delayus(10);
  496. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_DEEP_SLEEP) != OK)
  497. {
  498. return FAIL;
  499. }
  500. rf_port.delayus(10);
  501. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_SLEEP) != OK)
  502. {
  503. return FAIL;
  504. }
  505. rf_port.delayms(1);
  506. if(PAN3031_write_reg(0x03, 0x1b) != OK)
  507. {
  508. return FAIL;
  509. }
  510. if(PAN3031_write_reg(0x04, 0x76) != OK)
  511. {
  512. return FAIL;
  513. }
  514. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x26, 0x40) != OK)
  515. {
  516. return FAIL;
  517. }
  518. rf_port.tcxo_init();
  519. rf_port.delayms(1);
  520. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB1) != OK)
  521. {
  522. return FAIL;
  523. }
  524. rf_port.delayus(10);
  525. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB2) != OK)
  526. {
  527. return FAIL;
  528. }
  529. rf_port.delayms(1);
  530. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB3) != OK)
  531. {
  532. return FAIL;
  533. }
  534. else
  535. {
  536. rf_port.delayus(10);
  537. return OK;
  538. }
  539. }
  540. /**
  541. * @brief change PAN3031 mode from sleep to standby3(STB3)
  542. * @param[in] <none>
  543. * @return result
  544. */
  545. uint32_t PAN3031_sleep_wakeup(void)
  546. {
  547. rf_port.delayus(10);
  548. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_SLEEP) != OK)
  549. {
  550. return FAIL;
  551. }
  552. rf_port.delayms(1);
  553. if(PAN3031_write_reg(0x03, 0x1b) != OK)
  554. {
  555. return FAIL;
  556. }
  557. if(PAN3031_write_reg(0x04, 0x76) != OK)
  558. {
  559. return FAIL;
  560. }
  561. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x26, 0x40) != OK)
  562. {
  563. return FAIL;
  564. }
  565. rf_port.tcxo_init();
  566. rf_port.delayms(1);
  567. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB1) != OK)
  568. {
  569. return FAIL;
  570. }
  571. rf_port.delayus(10);
  572. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB2) != OK)
  573. {
  574. return FAIL;
  575. }
  576. rf_port.delayms(1);
  577. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB3) != OK)
  578. {
  579. return FAIL;
  580. }
  581. else
  582. {
  583. rf_port.delayus(10);
  584. return OK;
  585. }
  586. }
  587. /**
  588. * @brief change PAN3031 mode from standby3(STB3) to deep sleep, PAN3031 should set DCDC_OFF before enter deepsleep
  589. * @param[in] <none>
  590. * @return result
  591. */
  592. uint32_t PAN3031_deepsleep(void)
  593. {
  594. rf_port.delayus(10);
  595. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB3) != OK)
  596. {
  597. return FAIL;
  598. }
  599. rf_port.delayus(10);
  600. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB2) != OK)
  601. {
  602. return FAIL;
  603. }
  604. rf_port.delayus(10);
  605. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB1) != OK)
  606. {
  607. return FAIL;
  608. }
  609. rf_port.delayus(10);
  610. rf_port.tcxo_close();
  611. if(PAN3031_write_reg(0x04, 0x06) != OK)
  612. {
  613. return FAIL;
  614. }
  615. rf_port.delayus(10);
  616. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_SLEEP) != OK)
  617. {
  618. return FAIL;
  619. }
  620. rf_port.delayus(10);
  621. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_DEEP_SLEEP) != OK)
  622. {
  623. return FAIL;
  624. }
  625. else
  626. {
  627. return OK;
  628. }
  629. }
  630. /**
  631. * @brief change PAN3031 mode from standby3(STB3) to sleep, PAN3031 should set DCDC_OFF before enter sleep
  632. * @param[in] <none>
  633. * @return result
  634. */
  635. uint32_t PAN3031_sleep(void)
  636. {
  637. rf_port.delayus(10);
  638. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB3) != OK)
  639. {
  640. return FAIL;
  641. }
  642. rf_port.delayus(10);
  643. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB2) != OK)
  644. {
  645. return FAIL;
  646. }
  647. rf_port.delayus(10);
  648. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_STB1) != OK)
  649. {
  650. return FAIL;
  651. }
  652. rf_port.delayus(10);
  653. rf_port.tcxo_close();
  654. if(PAN3031_write_reg(0x04, 0x16) != OK)
  655. {
  656. return FAIL;
  657. }
  658. rf_port.delayus(10);
  659. if(PAN3031_write_reg(REG_OP_MODE, PAN3031_MODE_SLEEP) != OK)
  660. {
  661. return FAIL;
  662. }
  663. else
  664. {
  665. rf_port.delayus(10);
  666. return OK;
  667. }
  668. }
  669. /**
  670. * @brief set LO frequency
  671. * @param[in] <lo> LO frequency
  672. * LO_400M / LO_800M
  673. * @return result
  674. */
  675. uint32_t PAN3031_set_lo_freq(uint32_t lo)
  676. {
  677. uint32_t reg_val = 0;
  678. reg_val = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x45);
  679. reg_val &= ~(0x03);
  680. if(lo == LO_400M)
  681. {
  682. reg_val |= 0x02;
  683. }
  684. else
  685. {
  686. reg_val |= 0x01;
  687. }
  688. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x45, reg_val) != OK)
  689. {
  690. return FAIL;
  691. }
  692. return OK;
  693. }
  694. /**
  695. * @brief set frequence
  696. * @param[in] <freq> RF frequency(in Hz) to set
  697. * @return result
  698. */
  699. uint32_t PAN3031_set_freq(uint32_t freq)
  700. {
  701. uint8_t reg_read;
  702. uint8_t reg_freq;
  703. uint32_t tmp_var = 0;
  704. uint32_t integer_part = 0;
  705. uint32_t fractional_part = 0;
  706. uint8_t lowband_sel = 0;
  707. int fb,fc;
  708. if ( (freq >= freq_360000000) && (freq <= freq_370000000))
  709. {
  710. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x0f) != OK)
  711. {
  712. return FAIL;
  713. }
  714. lowband_sel = 1;
  715. tmp_var = freq / 1000 * 25;
  716. integer_part = tmp_var / 100000;
  717. fb = integer_part - 20;
  718. fractional_part = tmp_var % 100000;
  719. fc = (fractional_part * 4)/1000;
  720. PAN3031_set_lo_freq(LO_400M);
  721. }
  722. else if ( (freq >= freq_370000000) && (freq <= freq_385000000))
  723. {
  724. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x2f) != OK)
  725. {
  726. return FAIL;
  727. }
  728. lowband_sel = 1;
  729. tmp_var = freq / 1000 * 25;
  730. integer_part = tmp_var / 100000;
  731. fb = integer_part - 20;
  732. fractional_part = tmp_var % 100000;
  733. fc = (fractional_part * 4)/1000;
  734. PAN3031_set_lo_freq(LO_400M);
  735. }
  736. else if ( (freq >= freq_385000000) && (freq <= freq_405000000))
  737. {
  738. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x4f) != OK)
  739. {
  740. return FAIL;
  741. }
  742. lowband_sel = 1;
  743. tmp_var = freq / 1000 * 25;
  744. integer_part = tmp_var / 100000;
  745. fb = integer_part - 20;
  746. fractional_part = tmp_var % 100000;
  747. fc = (fractional_part * 4)/1000;
  748. PAN3031_set_lo_freq(LO_400M);
  749. }
  750. else if ( (freq > freq_405000000) && (freq <= freq_430000000))
  751. {
  752. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x6f) != OK)
  753. {
  754. return FAIL;
  755. }
  756. lowband_sel = 1;
  757. tmp_var = freq / 1000 * 25;
  758. integer_part = tmp_var / 100000;
  759. fb = integer_part - 20;
  760. fractional_part = tmp_var % 100000;
  761. fc = (fractional_part * 4)/1000;
  762. PAN3031_set_lo_freq(LO_400M);
  763. }
  764. else if ( (freq > freq_430000000) && (freq <= freq_460000000))
  765. {
  766. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x8f) != OK)
  767. {
  768. return FAIL;
  769. }
  770. lowband_sel = 1;
  771. tmp_var = freq / 1000 * 25;
  772. integer_part = tmp_var / 100000;
  773. fb = integer_part - 20;
  774. fractional_part = tmp_var % 100000;
  775. fc = (fractional_part * 4)/1000;
  776. PAN3031_set_lo_freq(LO_400M);
  777. }
  778. else if ( (freq > freq_460000000) && (freq <= freq_495000000))
  779. {
  780. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xaf) != OK)
  781. {
  782. return FAIL;
  783. }
  784. lowband_sel = 1;
  785. tmp_var = freq / 1000 * 25;
  786. integer_part = tmp_var / 100000;
  787. fb = integer_part - 20;
  788. fractional_part = tmp_var % 100000;
  789. fc = (fractional_part * 4)/1000;
  790. PAN3031_set_lo_freq(LO_400M);
  791. }
  792. else if ( (freq > freq_495000000) && (freq <= freq_535000000))
  793. {
  794. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xcf) != OK)
  795. {
  796. return FAIL;
  797. }
  798. lowband_sel = 1;
  799. tmp_var = freq / 1000 * 25;
  800. integer_part = tmp_var / 100000;
  801. fb = integer_part - 20;
  802. fractional_part = tmp_var % 100000;
  803. fc = (fractional_part * 4)/1000;
  804. PAN3031_set_lo_freq(LO_400M);
  805. }
  806. else if ( (freq > freq_535000000) && (freq <= freq_600000000))
  807. {
  808. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xef) != OK)
  809. {
  810. return FAIL;
  811. }
  812. lowband_sel = 1;
  813. tmp_var = freq / 1000 * 25; //freq * 4 * 1.0 / 16000000,-5
  814. integer_part = tmp_var / 100000;
  815. fb = integer_part - 20;
  816. fractional_part = tmp_var % 100000;
  817. fc = (fractional_part * 4)/1000;//lowband_sel = 1,1600/4,-5+2
  818. PAN3031_set_lo_freq(LO_400M);
  819. }
  820. else if ( (freq >= freq_720000000) && (freq <= freq_740000000))
  821. {
  822. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x0f) != OK)
  823. {
  824. return FAIL;
  825. }
  826. lowband_sel = 0;
  827. tmp_var = freq / 1000 * 125; //freq * 2 * 1.0 / 16000000,-6
  828. integer_part = tmp_var / 1000000;
  829. fb = integer_part - 20;
  830. fractional_part = tmp_var % 1000000;
  831. fc = (fractional_part * 8)/10000;//lowband_sel = 0,1600/4,-6+2
  832. PAN3031_set_lo_freq(LO_800M);
  833. }
  834. else if ( (freq >= freq_740000000) && (freq <= freq_770000000))
  835. {
  836. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x2f) != OK)
  837. {
  838. return FAIL;
  839. }
  840. lowband_sel = 0;
  841. tmp_var = freq / 1000 * 125;
  842. integer_part = tmp_var / 1000000;
  843. fb = integer_part - 20;
  844. fractional_part = tmp_var % 1000000;
  845. fc = (fractional_part * 8)/10000;
  846. PAN3031_set_lo_freq(LO_800M);
  847. }
  848. else if((freq > freq_770000000) && (freq <= freq_810000000))
  849. {
  850. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x4f) != OK)
  851. {
  852. return FAIL;
  853. }
  854. lowband_sel = 0;
  855. tmp_var = freq / 1000 * 125;
  856. integer_part = tmp_var / 1000000;
  857. fb = integer_part - 20;
  858. fractional_part = tmp_var % 1000000;
  859. fc = (fractional_part * 8)/10000;
  860. PAN3031_set_lo_freq(LO_800M);
  861. }
  862. else if((freq > freq_810000000) && (freq <= freq_860000000))
  863. {
  864. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x6f) != OK)
  865. {
  866. return FAIL;
  867. }
  868. lowband_sel = 0;
  869. tmp_var = freq / 1000 * 125;
  870. integer_part = tmp_var / 1000000;
  871. fb = integer_part - 20;
  872. fractional_part = tmp_var % 1000000;
  873. fc = (fractional_part * 8)/10000;
  874. PAN3031_set_lo_freq(LO_800M);
  875. }
  876. else if((freq > freq_860000000) && (freq <= freq_920000000))
  877. {
  878. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0x8f) != OK)
  879. {
  880. return FAIL;
  881. }
  882. lowband_sel = 0;
  883. tmp_var = freq / 1000 * 125;
  884. integer_part = tmp_var / 1000000;
  885. fb = integer_part - 20;
  886. fractional_part = tmp_var % 1000000;
  887. fc = (fractional_part * 8)/10000;
  888. PAN3031_set_lo_freq(LO_800M);
  889. }
  890. else if((freq > freq_920000000) && (freq <= freq_990000000))
  891. {
  892. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xaf) != OK)
  893. {
  894. return FAIL;
  895. }
  896. lowband_sel = 0;
  897. tmp_var = freq / 1000 * 125;
  898. integer_part = tmp_var / 1000000;
  899. fb = integer_part - 20;
  900. fractional_part = tmp_var % 1000000;
  901. fc = (fractional_part * 8)/10000;
  902. PAN3031_set_lo_freq(LO_800M);
  903. }
  904. else if((freq > freq_990000000) && (freq <= freq_1070000000))
  905. {
  906. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xcf) != OK)
  907. {
  908. return FAIL;
  909. }
  910. lowband_sel = 0;
  911. tmp_var = freq / 1000 * 125;
  912. integer_part = tmp_var / 1000000;
  913. fb = integer_part - 20;
  914. fractional_part = tmp_var % 1000000;
  915. fc = (fractional_part * 8)/10000;
  916. PAN3031_set_lo_freq(LO_800M);
  917. }
  918. else if((freq > freq_1070000000) && (freq <= freq_1200000000))
  919. {
  920. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xef) != OK)
  921. {
  922. return FAIL;
  923. }
  924. lowband_sel = 0;
  925. tmp_var = freq / 1000 * 125;
  926. integer_part = tmp_var / 1000000;
  927. fb = integer_part - 20;
  928. fractional_part = tmp_var % 1000000;
  929. fc = (fractional_part * 8)/10000;
  930. PAN3031_set_lo_freq(LO_800M);
  931. }
  932. else
  933. {
  934. return FAIL;
  935. }
  936. if ( (freq >= freq_360000000) && (freq <= freq_600000000))
  937. {
  938. if(fc < 0xff)
  939. {
  940. fb = fb - 1;
  941. fc = fc + 400;
  942. }
  943. }
  944. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x15, (fb & 0x7F)) != OK)
  945. {
  946. return FAIL;
  947. }
  948. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x16,(fc & 0xff)) != OK)
  949. {
  950. return FAIL;
  951. }
  952. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x17,((fc >> 8) & 0x0f)) != OK)
  953. {
  954. return FAIL;
  955. }
  956. reg_read = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x18);
  957. reg_read &= ~((1 << 2) | (1 << 1));
  958. reg_read |= (1 << 3) | (lowband_sel << 2) | (lowband_sel << 1);
  959. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x18, reg_read) != OK)
  960. {
  961. return FAIL;
  962. }
  963. reg_freq = freq & 0xff;
  964. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x09, reg_freq) != OK)
  965. {
  966. return FAIL;
  967. }
  968. reg_freq = (freq >> 8) & 0xff;
  969. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0a, reg_freq) != OK)
  970. {
  971. return FAIL;
  972. }
  973. reg_freq = (freq >> 16) & 0xff;
  974. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0b, reg_freq) != OK)
  975. {
  976. return FAIL;
  977. }
  978. reg_freq = (freq >> 24) & 0xff;
  979. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0c, reg_freq) != OK)
  980. {
  981. return FAIL;
  982. }
  983. return OK;
  984. }
  985. /**
  986. * @brief read frequency(in Hz)
  987. * @param[in] <none>
  988. * @return frequency(in Hz)
  989. */
  990. uint32_t PAN3031_read_freq(void)
  991. {
  992. uint8_t reg1, reg2, reg3 , reg4;
  993. uint32_t freq = 0x00;
  994. reg1 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x09);
  995. reg2 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0a);
  996. reg3 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0b);
  997. reg4 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0c);
  998. freq = (reg4 << 24) | (reg3 << 16) | (reg2 << 8) | reg1;
  999. return freq;
  1000. }
  1001. /**
  1002. * @brief calculate tx time
  1003. * @param[in] <none>
  1004. * @return tx time(ms)
  1005. */
  1006. uint32_t PAN3031_calculate_tx_time(void)
  1007. {
  1008. int bw_val;
  1009. float tx_done_time;
  1010. uint8_t pl = PAN3031_read_spec_page_reg(PAGE1_SEL,REG_PAYLOAD_LEN);
  1011. uint8_t sf = PAN3031_get_sf();
  1012. uint8_t crc = PAN3031_get_crc();
  1013. uint8_t code_rate = PAN3031_get_code_rate();
  1014. uint8_t bw = PAN3031_get_bw();
  1015. float a,b,c,d=0.00;
  1016. if(bw == 7)
  1017. {
  1018. bw_val = 125000;
  1019. }
  1020. if(bw == 8)
  1021. {
  1022. bw_val = 250000;
  1023. }
  1024. if(bw == 9)
  1025. {
  1026. bw_val = 500000;
  1027. }
  1028. a = (float)(8 * pl - 4 * sf + 28 + 16 *crc) / (float)(4 * sf);
  1029. b = ceil(a);
  1030. c = code_rate + 4;
  1031. d = ((float)((2<<(sf-1))) / bw_val);
  1032. tx_done_time =(12.25 +8 + b*c)*d*1000 ;
  1033. return tx_done_time + 5;
  1034. }
  1035. /**
  1036. * @brief set bandwidth
  1037. * @param[in] <bw_val> value relate to bandwidth
  1038. * BW_125K / BW_250K / BW_500K
  1039. * @return result
  1040. */
  1041. uint32_t PAN3031_set_bw(uint32_t bw_val)
  1042. {
  1043. uint8_t temp_val_1;
  1044. uint8_t temp_val_2;
  1045. temp_val_1 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0d);
  1046. temp_val_2 = ((temp_val_1 & 0x0F) | (bw_val << 4)) ;
  1047. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0d, temp_val_2) != OK)
  1048. {
  1049. return FAIL;
  1050. }
  1051. else
  1052. {
  1053. return OK;
  1054. }
  1055. }
  1056. /**
  1057. * @brief read bandwidth
  1058. * @param[in] <none>
  1059. * @return bandwidth
  1060. */
  1061. uint8_t PAN3031_get_bw(void)
  1062. {
  1063. uint8_t tmpreg;
  1064. tmpreg = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0d);
  1065. return (tmpreg & 0xff) >> 4;
  1066. }
  1067. /**
  1068. * @brief set spread factor
  1069. * @param[in] <sf> spread factor to set
  1070. * SF_7 / SF_8 / SF_9
  1071. * @return result
  1072. */
  1073. uint32_t PAN3031_set_sf(uint32_t sf_val)
  1074. {
  1075. uint8_t temp_val_1;
  1076. uint8_t temp_val_2;
  1077. if(sf_val < 7 || sf_val > 12)
  1078. {
  1079. return FAIL;
  1080. }
  1081. else
  1082. {
  1083. temp_val_1 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0e);
  1084. temp_val_2 = ((temp_val_1 & 0x0F) | (sf_val << 4)) ;
  1085. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0e, temp_val_2) != OK)
  1086. {
  1087. return FAIL;
  1088. }
  1089. else
  1090. {
  1091. return OK;
  1092. }
  1093. }
  1094. }
  1095. /**
  1096. * @brief read Spreading Factor
  1097. * @param[in] <none>
  1098. * @return Spreading Factor
  1099. */
  1100. uint8_t PAN3031_get_sf(void)
  1101. {
  1102. uint8_t tmpreg;
  1103. tmpreg = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0e);
  1104. return (tmpreg & 0xff) >> 4;
  1105. }
  1106. /**
  1107. * @brief set payload CRC
  1108. * @param[in] <crc_val> CRC to set
  1109. * CRC_ON / CRC_OFF
  1110. * @return result
  1111. */
  1112. uint32_t PAN3031_set_crc(uint32_t crc_val)
  1113. {
  1114. uint8_t temp_val_1;
  1115. uint8_t temp_val_2;
  1116. temp_val_1 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0e);
  1117. temp_val_2 = ((temp_val_1 & 0xF7) | (crc_val << 3)) ;
  1118. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0e, temp_val_2) != OK)
  1119. {
  1120. return FAIL;
  1121. }
  1122. else
  1123. {
  1124. return OK;
  1125. }
  1126. }
  1127. /**
  1128. * @brief read payload CRC
  1129. * @param[in] <none>
  1130. * @return CRC status
  1131. */
  1132. uint8_t PAN3031_get_crc(void)
  1133. {
  1134. uint8_t tmpreg;
  1135. tmpreg = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0e);
  1136. return (tmpreg & 0x08) >> 3;
  1137. }
  1138. /**
  1139. * @brief set code rate
  1140. * @param[in] <code_rate> code rate to set
  1141. * CODE_RATE_45 / CODE_RATE_46 / CODE_RATE_47 / CODE_RATE_48
  1142. * @return result
  1143. */
  1144. uint32_t PAN3031_set_code_rate(uint8_t code_rate)
  1145. {
  1146. uint8_t tmpreg = 0;
  1147. tmpreg = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0d);
  1148. tmpreg &= ~(0x7 << 1);
  1149. tmpreg |= (code_rate << 1);
  1150. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0d, tmpreg) != OK)
  1151. {
  1152. return FAIL;
  1153. }
  1154. else
  1155. {
  1156. return OK;
  1157. }
  1158. }
  1159. /**
  1160. * @brief get code rate
  1161. * @param[in] <none>
  1162. * @return code rate
  1163. */
  1164. uint8_t PAN3031_get_code_rate(void)
  1165. {
  1166. uint8_t code_rate = 0;
  1167. uint8_t tmpreg = 0;
  1168. tmpreg = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0d);
  1169. code_rate = ((tmpreg & 0x0e) >> 1);
  1170. return code_rate;
  1171. }
  1172. /**
  1173. * @brief set rf mode
  1174. * @param[in] <mode>
  1175. * PAN3031_MODE_DEEP_SLEEP / PAN3031_MODE_SLEEP
  1176. * PAN3031_MODE_STB1 / PAN3031_MODE_STB2
  1177. * PAN3031_MODE_STB3 / PAN3031_MODE_TX / PAN3031_MODE_RX
  1178. * @return result
  1179. */
  1180. uint32_t PAN3031_set_mode(uint8_t mode)
  1181. {
  1182. if(PAN3031_write_reg(REG_OP_MODE,mode) != OK)
  1183. {
  1184. return FAIL;
  1185. }
  1186. else
  1187. {
  1188. return OK;
  1189. }
  1190. }
  1191. /**
  1192. * @brief get rf mode
  1193. * @param[in] <none>
  1194. * @return mode
  1195. * PAN3031_MODE_DEEP_SLEEP / PAN3031_MODE_SLEEP
  1196. * PAN3031_MODE_STB1 / PAN3031_MODE_STB2
  1197. * PAN3031_MODE_STB3 / PAN3031_MODE_TX / PAN3031_MODE_RX
  1198. */
  1199. uint8_t PAN3031_get_mode(void)
  1200. {
  1201. return PAN3031_read_reg(REG_OP_MODE);
  1202. }
  1203. /**
  1204. * @brief set rf Tx mode
  1205. * @param[in] <mode>
  1206. * PAN3031_TX_SINGLE/PAN3031_TX_CONTINOUS
  1207. * @return result
  1208. */
  1209. uint32_t PAN3031_set_tx_mode(uint8_t mode)
  1210. {
  1211. uint8_t tmp;
  1212. tmp = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x06);
  1213. tmp = tmp & (~(1 << 2));
  1214. tmp = tmp | (mode << 2);
  1215. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x06, tmp) != OK)
  1216. {
  1217. return FAIL;
  1218. }
  1219. else
  1220. {
  1221. return OK;
  1222. }
  1223. }
  1224. /**
  1225. * @brief set rf Rx mode
  1226. * @param[in] <mode>
  1227. * PAN3031_RX_SINGLE/PAN3031_RX_SINGLE_TIMEOUT/PAN3031_RX_CONTINOUS
  1228. * @return result
  1229. */
  1230. uint32_t PAN3031_set_rx_mode(uint8_t mode)
  1231. {
  1232. uint8_t tmp;
  1233. tmp = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x06);
  1234. tmp = tmp & (~(3 << 0));
  1235. tmp = tmp | (mode << 0);
  1236. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x06, tmp) != OK)
  1237. {
  1238. return FAIL;
  1239. }
  1240. else
  1241. {
  1242. return OK;
  1243. }
  1244. }
  1245. /**
  1246. * @brief set timeout for Rx. It is useful in PAN3031_RX_SINGLE_TIMEOUT mode
  1247. * @param[in] <timeout> rx single timeout time(in ms)
  1248. * @return result
  1249. */
  1250. uint32_t PAN3031_set_timeout(uint32_t timeout)
  1251. {
  1252. uint8_t timeout_lsb = 0;
  1253. uint8_t timeout_msb = 0;
  1254. if(timeout > 0xffff)
  1255. {
  1256. timeout = 0xffff;
  1257. }
  1258. timeout_lsb = timeout & 0xff;
  1259. timeout_msb = (timeout >> 8) & 0xff;
  1260. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x07, timeout_lsb) != OK)
  1261. {
  1262. return FAIL;
  1263. }
  1264. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x08, timeout_msb) != OK)
  1265. {
  1266. return FAIL;
  1267. }
  1268. else
  1269. {
  1270. return OK;
  1271. }
  1272. }
  1273. /**
  1274. * @brief get snr value
  1275. * @param[in] <none>
  1276. * @return snr
  1277. */
  1278. float PAN3031_get_snr(void)
  1279. {
  1280. float snr_val=0.0;
  1281. uint8_t sig_pow_l, sig_pow_m, sig_pow_h;
  1282. uint8_t noise_pow_l, noise_pow_m, noise_pow_h;
  1283. uint32_t sig_pow_val;
  1284. uint32_t noise_pow_val;
  1285. uint32_t sf_val;
  1286. sig_pow_l = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x74);
  1287. sig_pow_m = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x75);
  1288. sig_pow_h = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x76);
  1289. sig_pow_val = ((sig_pow_h << 16) | (sig_pow_m << 8) | sig_pow_l );
  1290. noise_pow_l = PAN3031_read_spec_page_reg(PAGE2_SEL, 0x71);
  1291. noise_pow_m = PAN3031_read_spec_page_reg(PAGE2_SEL, 0x72);
  1292. noise_pow_h = PAN3031_read_spec_page_reg(PAGE2_SEL, 0x73);
  1293. noise_pow_val = ((noise_pow_h << 16) | (noise_pow_m << 8) | noise_pow_l );
  1294. sf_val = (PAN3031_read_spec_page_reg(PAGE1_SEL, 0x7c) & 0xf0) >> 4;
  1295. if(noise_pow_val == 0)
  1296. {
  1297. noise_pow_val = 1;
  1298. }
  1299. snr_val = (float)(10 * log10((sig_pow_val / pow(2,sf_val)) / noise_pow_val));
  1300. return snr_val;
  1301. }
  1302. /**
  1303. * @brief get rssi value
  1304. * @param[in] <none>
  1305. * @return rssi
  1306. */
  1307. float PAN3031_get_rssi(void)
  1308. {
  1309. float rssi_val;
  1310. int rssi_mix_val;
  1311. int bw_pow_val;
  1312. float snr;
  1313. float Pn;
  1314. int bw_val = PAN3031_get_bw();
  1315. switch(bw_val)
  1316. {
  1317. case 6 :
  1318. bw_pow_val = 15;
  1319. break;
  1320. case 7 :
  1321. bw_pow_val = 12;
  1322. break;
  1323. case 8:
  1324. bw_pow_val = 9;
  1325. break;
  1326. case 9:
  1327. bw_pow_val = 6;
  1328. break;
  1329. }
  1330. snr = PAN3031_get_snr();
  1331. if(snr < 6)
  1332. {
  1333. Pn = bw_pow_val - 0.9*snr;
  1334. rssi_mix_val = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x7e);
  1335. rssi_val = (float)rssi_mix_val - 256 - Pn;
  1336. }else{
  1337. rssi_mix_val = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x7e);
  1338. rssi_val = rssi_mix_val - 256;
  1339. }
  1340. return rssi_val;
  1341. }
  1342. /**
  1343. * @brief set PA2_IB
  1344. * @param[in] <mode> PA2_IB
  1345. * @return result
  1346. */
  1347. uint32_t PAN3031_set_PA2_IB(uint8_t mode)
  1348. {
  1349. uint8_t temp_val_1;
  1350. uint8_t temp_val_2;
  1351. temp_val_1 = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x4B);
  1352. temp_val_2 = ((temp_val_1 & 0xF0) | (mode << 3)) ;
  1353. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4B,temp_val_2) != OK)
  1354. {
  1355. return FAIL;
  1356. }
  1357. else
  1358. {
  1359. return OK;
  1360. }
  1361. }
  1362. /**
  1363. * @brief set PA1_IB
  1364. * @param[in] <mode> PA1_IB
  1365. * @return result
  1366. */
  1367. uint32_t PAN3031_set_PA1_IB(uint8_t mode)
  1368. {
  1369. uint8_t temp_val_1;
  1370. uint8_t temp_val_2;
  1371. temp_val_1 = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x43);
  1372. temp_val_2 = ((temp_val_1 & 0xF0) | (mode << 3)) ;
  1373. #if defined(JAP_915)
  1374. temp_val_2 = 0xf2;
  1375. #endif
  1376. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x43,temp_val_2) != OK)
  1377. {
  1378. return FAIL;
  1379. }
  1380. else
  1381. {
  1382. return OK;
  1383. }
  1384. }
  1385. /**
  1386. * @brief set LDO_TX_VSEL
  1387. * @param[in] <mode> LDO_TX_VSEL
  1388. * @return result
  1389. */
  1390. uint32_t PAN3031_set_LDO_TX_VSEL(uint8_t mode)
  1391. {
  1392. uint8_t temp_val_1;
  1393. uint8_t temp_val_2;
  1394. temp_val_1 = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x35);
  1395. temp_val_2 = ((temp_val_1 & 0xF8) | mode) ;
  1396. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x35,temp_val_2) != OK)
  1397. {
  1398. return FAIL;
  1399. }
  1400. else
  1401. {
  1402. return OK;
  1403. }
  1404. }
  1405. /**
  1406. * @brief set pwr
  1407. * @param[in] <tx_power> PA_PWR
  1408. * @return result
  1409. */
  1410. uint32_t PAN3031_set_PWR(uint8_t tx_power)
  1411. {
  1412. return PAN3031_write_spec_page_reg(PAGE1_SEL, 0x63, tx_power);
  1413. }
  1414. /**
  1415. * @brief set tx_power
  1416. * @param[in] <tx_power> Reference datasheet for tx_power parameter description
  1417. * @return result
  1418. */
  1419. uint32_t PAN3031_set_tx_power(uint8_t tx_power)
  1420. {
  1421. if(tx_power == 0)
  1422. {
  1423. if(PAN3031_set_PWR(0) != OK)
  1424. {
  1425. return FAIL;
  1426. }
  1427. if(PAN3031_set_PA2_IB(0) != OK)
  1428. {
  1429. return FAIL;
  1430. }
  1431. if(PAN3031_set_PA1_IB(0) != OK)
  1432. {
  1433. return FAIL;
  1434. }
  1435. if(PAN3031_set_LDO_TX_VSEL(0) != OK)
  1436. {
  1437. return FAIL;
  1438. }
  1439. }
  1440. else if(tx_power == 1)
  1441. {
  1442. if(PAN3031_set_PWR(0) != OK)
  1443. {
  1444. return FAIL;
  1445. }
  1446. if(PAN3031_set_PA2_IB(0) != OK)
  1447. {
  1448. return FAIL;
  1449. }
  1450. if(PAN3031_set_PA1_IB(0) != OK)
  1451. {
  1452. return FAIL;
  1453. }
  1454. if(PAN3031_set_LDO_TX_VSEL(3) != OK)
  1455. {
  1456. return FAIL;
  1457. }
  1458. }
  1459. else if(tx_power == 2)
  1460. {
  1461. if(PAN3031_set_PWR(0) != OK)
  1462. {
  1463. return FAIL;
  1464. }
  1465. if(PAN3031_set_PA2_IB(0) != OK)
  1466. {
  1467. return FAIL;
  1468. }
  1469. if(PAN3031_set_PA1_IB(1) != OK)
  1470. {
  1471. return FAIL;
  1472. }
  1473. if(PAN3031_set_LDO_TX_VSEL(3) != OK)
  1474. {
  1475. return FAIL;
  1476. }
  1477. }
  1478. else if((tx_power > 2)&&(tx_power < 11))
  1479. {
  1480. if(PAN3031_set_PWR(tx_power-3) != OK)
  1481. {
  1482. return FAIL;
  1483. }
  1484. if(PAN3031_set_PA2_IB(1) != OK)
  1485. {
  1486. return FAIL;
  1487. }
  1488. if(PAN3031_set_PA1_IB(1) != OK)
  1489. {
  1490. return FAIL;
  1491. }
  1492. if(PAN3031_set_LDO_TX_VSEL(3) != OK)
  1493. {
  1494. return FAIL;
  1495. }
  1496. }
  1497. else if((tx_power > 10)&&(tx_power < 25))
  1498. {
  1499. if(PAN3031_set_PWR(((tx_power-10) << 4) | 0x07) != OK)
  1500. {
  1501. return FAIL;
  1502. }
  1503. if(PAN3031_set_PA2_IB(1) != OK)
  1504. {
  1505. return FAIL;
  1506. }
  1507. if(PAN3031_set_PA1_IB(1) != OK)
  1508. {
  1509. return FAIL;
  1510. }
  1511. if(PAN3031_set_LDO_TX_VSEL(3) != OK)
  1512. {
  1513. return FAIL;
  1514. }
  1515. }else if(tx_power == 25)
  1516. {
  1517. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x63, 0xE7) != OK)
  1518. {
  1519. return FAIL;
  1520. }
  1521. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x35, 0x1F) != OK)
  1522. {
  1523. return FAIL;
  1524. }
  1525. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x43, 0xF1) != OK)
  1526. {
  1527. return FAIL;
  1528. }
  1529. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4B, 0x4F) != OK)
  1530. {
  1531. return FAIL;
  1532. }
  1533. }else if(tx_power == 26)
  1534. {
  1535. if(PAN3031_set_PWR(((tx_power-11) << 4) | 0x07) != OK)
  1536. {
  1537. return FAIL;
  1538. }
  1539. if(PAN3031_set_PA2_IB(1) != OK)
  1540. {
  1541. return FAIL;
  1542. }
  1543. if(PAN3031_set_PA1_IB(1) != OK)
  1544. {
  1545. return FAIL;
  1546. }
  1547. if(PAN3031_set_LDO_TX_VSEL(3) != OK)
  1548. {
  1549. return FAIL;
  1550. }
  1551. }
  1552. else if((tx_power > 26)&&(tx_power < 31))
  1553. {
  1554. if(PAN3031_set_PWR(0xf7) != OK)
  1555. {
  1556. return FAIL;
  1557. }
  1558. if(PAN3031_set_PA2_IB(1) != OK)
  1559. {
  1560. return FAIL;
  1561. }
  1562. if(PAN3031_set_PA1_IB(1) != OK)
  1563. {
  1564. return FAIL;
  1565. }
  1566. if(PAN3031_set_LDO_TX_VSEL(tx_power-23) != OK)
  1567. {
  1568. return FAIL;
  1569. }
  1570. }
  1571. else
  1572. {
  1573. return FAIL;
  1574. }
  1575. return OK;
  1576. }
  1577. /**
  1578. * @brief get tx_power
  1579. * @param[in] <none>
  1580. * @return tx_power
  1581. */
  1582. uint32_t PAN3031_get_tx_power(void)
  1583. {
  1584. uint8_t pa_1st_pwr, pa_2nd_pwr, pa1, pa1_reg_val, pa2, pa2_reg_val, ldo, ldo_reg_val, txpower;
  1585. pa_2nd_pwr = (PAN3031_read_spec_page_reg(PAGE1_SEL, 0x63)& 0xf0) >> 4;
  1586. pa_1st_pwr = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x63)& 0x0f;
  1587. pa1_reg_val = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x43)& 0x0f;
  1588. pa2_reg_val = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x4B)& 0x0f;
  1589. ldo_reg_val = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x35)& 0x07;
  1590. if((pa_2nd_pwr == 0x0e)&&(pa_1st_pwr == 0x07)&&(pa1_reg_val == 0x01)&&(pa2_reg_val == 0x0f)&&(ldo_reg_val == 0x07))
  1591. {
  1592. return 25;
  1593. }
  1594. if(pa2_reg_val)
  1595. {
  1596. pa2 = 1;
  1597. }else
  1598. {
  1599. pa2 = 0;
  1600. }
  1601. if(pa1_reg_val)
  1602. {
  1603. pa1 = 1;
  1604. }else
  1605. {
  1606. pa1 = 0;
  1607. }
  1608. if(ldo_reg_val)
  1609. {
  1610. ldo = ldo_reg_val - 2;
  1611. }else
  1612. {
  1613. ldo = 0;
  1614. }
  1615. txpower = pa_2nd_pwr+pa_1st_pwr+pa2+pa1+ldo;
  1616. if(txpower > 24)
  1617. {
  1618. return (txpower + 1);
  1619. }else
  1620. {
  1621. return txpower;
  1622. }
  1623. }
  1624. /**
  1625. * @brief set preamble
  1626. * @param[in] <reg> preamble
  1627. * @return result
  1628. */
  1629. uint32_t PAN3031_set_preamble(uint16_t reg)
  1630. {
  1631. uint8_t tmp_value;
  1632. tmp_value = reg & 0xff;
  1633. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x13, tmp_value) != OK)
  1634. {
  1635. return FAIL;
  1636. }
  1637. tmp_value = (reg >> 8) & 0xff;
  1638. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x14, tmp_value) != OK)
  1639. {
  1640. return FAIL;
  1641. }
  1642. return OK;
  1643. }
  1644. /**
  1645. * @brief set RF GPIO as input
  1646. * @param[in] <gpio_pin> pin number of GPIO to be enable
  1647. * @return result
  1648. */
  1649. uint32_t PAN3031_set_gpio_input(uint8_t gpio_pin)
  1650. {
  1651. uint8_t tmpreg = 0;
  1652. if(gpio_pin < 8)
  1653. {
  1654. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x63);
  1655. tmpreg |= (1 << gpio_pin);
  1656. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x63, tmpreg) != OK)
  1657. {
  1658. return FAIL;
  1659. }
  1660. else
  1661. {
  1662. return OK;
  1663. }
  1664. }
  1665. else
  1666. {
  1667. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x64);
  1668. tmpreg |= (1 << (gpio_pin - 8));
  1669. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x64, tmpreg) != OK)
  1670. {
  1671. return FAIL;
  1672. }
  1673. else
  1674. {
  1675. return OK;
  1676. }
  1677. }
  1678. }
  1679. /**
  1680. * @brief set RF GPIO as output
  1681. * @param[in] <gpio_pin> pin number of GPIO to be enable
  1682. * @return result
  1683. */
  1684. uint32_t PAN3031_set_gpio_output(uint8_t gpio_pin)
  1685. {
  1686. uint8_t tmpreg = 0;
  1687. if(gpio_pin < 8)
  1688. {
  1689. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x65);
  1690. tmpreg |= (1 << gpio_pin);
  1691. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x65, tmpreg) != OK)
  1692. {
  1693. return FAIL;
  1694. }
  1695. else
  1696. {
  1697. return OK;
  1698. }
  1699. }
  1700. else
  1701. {
  1702. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x66);
  1703. tmpreg |= (1 << (gpio_pin - 8));
  1704. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x66, tmpreg) != OK)
  1705. {
  1706. return FAIL;
  1707. }
  1708. else
  1709. {
  1710. return OK;
  1711. }
  1712. }
  1713. }
  1714. /**
  1715. * @brief set GPIO output state, SET or RESET
  1716. * @param[in] <gpio_pin> pin number of GPIO to be opearted
  1717. * <state> 0 - reset,
  1718. * 1 - set
  1719. * @return result
  1720. */
  1721. uint32_t PAN3031_set_gpio_state(uint8_t gpio_pin, uint8_t state)
  1722. {
  1723. uint8_t tmpreg = 0;
  1724. if(gpio_pin < 8)
  1725. {
  1726. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x67);
  1727. if(state == 0)
  1728. {
  1729. tmpreg &= ~(1 << gpio_pin);
  1730. }
  1731. else
  1732. {
  1733. tmpreg |= (1 << gpio_pin);
  1734. }
  1735. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x67, tmpreg) != OK)
  1736. {
  1737. return FAIL;
  1738. }
  1739. else
  1740. {
  1741. return OK;
  1742. }
  1743. }
  1744. else
  1745. {
  1746. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x68);
  1747. if(state == 0)
  1748. {
  1749. tmpreg &= ~(1 << (gpio_pin - 8));
  1750. }
  1751. else
  1752. {
  1753. tmpreg |= (1 << (gpio_pin - 8));
  1754. }
  1755. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x68, tmpreg) != OK)
  1756. {
  1757. return FAIL;
  1758. }
  1759. else
  1760. {
  1761. return OK;
  1762. }
  1763. }
  1764. }
  1765. /**
  1766. * @brief CAD function enable
  1767. * @param[in] <none>
  1768. * @return result
  1769. */
  1770. uint32_t PAN3031_cad_en(void)
  1771. {
  1772. PAN3031_set_gpio_output(11);
  1773. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x0f, 0x10) != OK)
  1774. {
  1775. return FAIL;
  1776. }
  1777. return OK;
  1778. }
  1779. /**
  1780. * @brief CAD function disable
  1781. * @param[in] <none>
  1782. * @return result
  1783. */
  1784. uint32_t PAN3031_cad_off(void)
  1785. {
  1786. uint8_t tmpreg = 0;
  1787. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x66);
  1788. tmpreg &= 0xf7;
  1789. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x66, tmpreg) != OK)
  1790. {
  1791. return FAIL;
  1792. }
  1793. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x0f, 0x0a) != OK)
  1794. {
  1795. return FAIL;
  1796. }
  1797. return OK;
  1798. }
  1799. /**
  1800. * @brief set rf syncword
  1801. * @param[in] <sync> syncword
  1802. * @return result
  1803. */
  1804. uint32_t PAN3031_set_syncword(uint32_t sync)
  1805. {
  1806. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x0f, sync) != OK)
  1807. {
  1808. return FAIL;
  1809. }
  1810. else
  1811. {
  1812. return OK;
  1813. }
  1814. }
  1815. /**
  1816. * @brief read rf syncword
  1817. * @param[in] <none>
  1818. * @return syncword
  1819. */
  1820. uint8_t PAN3031_get_syncword(void)
  1821. {
  1822. uint8_t tmpreg;
  1823. tmpreg = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x0f);
  1824. return tmpreg;
  1825. }
  1826. /**
  1827. * @brief send one packet
  1828. * @param[in] <buff> buffer contain data to send
  1829. * @param[in] <len> the length of data to send
  1830. * @return result
  1831. */
  1832. uint32_t PAN3031_send_packet(uint8_t *buff, uint32_t len)
  1833. {
  1834. // if(len > 64)
  1835. // {
  1836. // return FAIL;
  1837. // }
  1838. if(PAN3031_write_spec_page_reg(PAGE1_SEL,REG_PAYLOAD_LEN,len) != OK)
  1839. {
  1840. return FAIL;
  1841. }
  1842. if(PAN3031_write_reg(REG_OP_MODE,PAN3031_MODE_TX) != OK)
  1843. {
  1844. return FAIL;
  1845. }
  1846. else
  1847. {
  1848. PAN3031_write_fifo(REG_FIFO_ACC_ADDR,buff,len);
  1849. return OK;
  1850. }
  1851. }
  1852. /**
  1853. * @brief receive a packet in non-block method, it will return 0 when no data got
  1854. * @param[in] <buff> buffer provide for data to receive
  1855. * @return length, it will return 0 when no data got
  1856. */
  1857. uint8_t PAN3031_recv_packet(uint8_t *buff)
  1858. {
  1859. uint32_t len = 0;
  1860. len = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x7D);
  1861. PAN3031_read_fifo(REG_FIFO_ACC_ADDR,buff,len);
  1862. /* clear rx done irq */
  1863. PAN3031_clr_irq();
  1864. return len;
  1865. }
  1866. /**
  1867. * @brief set early interruption
  1868. * @param[in] <earlyirq_val> PLHD IRQ to set
  1869. * PLHD_IRQ_ON / PLHD_IRQ_OFF
  1870. * @return result
  1871. */
  1872. uint32_t PAN3031_set_early_irq(uint32_t earlyirq_val)
  1873. {
  1874. uint8_t temp_val_1;
  1875. uint8_t temp_val_2;
  1876. temp_val_1 = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x2d);
  1877. temp_val_2 = ((temp_val_1 & 0x7f) | (earlyirq_val << 7)) ;
  1878. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x2d, temp_val_2) != OK)
  1879. {
  1880. return FAIL;
  1881. }
  1882. else
  1883. {
  1884. return OK;
  1885. }
  1886. }
  1887. /**
  1888. * @brief read plhd irq status
  1889. * @param[in] <none>
  1890. * @return plhd irq status
  1891. */
  1892. uint8_t PAN3031_get_early_irq(void)
  1893. {
  1894. uint8_t tmpreg;
  1895. tmpreg = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x2d);
  1896. return tmpreg;
  1897. }
  1898. /**
  1899. * @brief set plhd
  1900. * @param[in] <addr> PLHD start addr,Range:0..7f
  1901. * <len> PLHD len
  1902. * PLHD_LEN8 / PLHD_LEN16
  1903. * @return result
  1904. */
  1905. uint32_t PAN3031_set_plhd(uint8_t addr,uint8_t len)
  1906. {
  1907. uint8_t temp_val_2;
  1908. temp_val_2 = ((addr & 0x7f) | (len << 7)) ;
  1909. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x2e, temp_val_2) != OK)
  1910. {
  1911. return FAIL;
  1912. }
  1913. else
  1914. {
  1915. return OK;
  1916. }
  1917. }
  1918. /**
  1919. * @brief read plhd status
  1920. * @param[in] <none>
  1921. * @return plhd status
  1922. */
  1923. uint8_t PAN3031_get_plhd(void)
  1924. {
  1925. uint8_t tmpreg;
  1926. tmpreg = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x2e);
  1927. return ((tmpreg & 0x80) >> 7);
  1928. }
  1929. /**
  1930. * @brief set plhd mask
  1931. * @param[in] <plhd_val> plhd mask to set
  1932. * PLHD_ON / PLHD_OFF
  1933. * @return result
  1934. */
  1935. uint32_t PAN3031_set_plhd_mask(uint32_t plhd_val)
  1936. {
  1937. uint8_t temp_val_1;
  1938. uint8_t temp_val_2;
  1939. temp_val_1 = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x58);
  1940. temp_val_2 = ((temp_val_1 & 0xef) | (plhd_val << 4)) ;
  1941. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x58, temp_val_2) != OK)
  1942. {
  1943. return FAIL;
  1944. }
  1945. else
  1946. {
  1947. return OK;
  1948. }
  1949. }
  1950. /**
  1951. * @brief read plhd mask
  1952. * @param[in] <none>
  1953. * @return plhd mask
  1954. */
  1955. uint8_t PAN3031_get_plhd_mask(void)
  1956. {
  1957. uint8_t tmpreg;
  1958. tmpreg = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x58);
  1959. return tmpreg;
  1960. }
  1961. /**
  1962. * @brief receive 8 bytes plhd data
  1963. * @param[in] <buff> buffer provide for data to receive
  1964. * @return result
  1965. */
  1966. uint8_t PAN3031_recv_plhd8(uint8_t *buff)
  1967. {
  1968. uint32_t i,len = 8;
  1969. for(i = 0; i < len; i++)
  1970. {
  1971. buff[i] = PAN3031_read_spec_page_reg(PAGE2_SEL, 0x76 + i);
  1972. }
  1973. PAN3031_clr_irq();
  1974. return len;
  1975. }
  1976. /**
  1977. * @brief receive 16 bytes plhd data
  1978. * @param[in] <buff> buffer provide for data to receive
  1979. * @return result
  1980. */
  1981. uint8_t PAN3031_recv_plhd16(uint8_t *buff)
  1982. {
  1983. uint32_t i,len = 16;
  1984. for(i = 0; i < len; i++)
  1985. {
  1986. if(i<10)
  1987. {
  1988. buff[i] = PAN3031_read_spec_page_reg(PAGE2_SEL, 0x76 + i);
  1989. }else{
  1990. buff[i] = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x76 + i - 10);
  1991. }
  1992. }
  1993. PAN3031_clr_irq();
  1994. return len;
  1995. }
  1996. /**
  1997. * @brief receive a packet in non-block method, it will return 0 when no data got
  1998. * @param[in] <buff> buffer provide for data to receive
  1999. * <len> PLHD_LEN8 / PLHD_LEN16
  2000. * @return result
  2001. */
  2002. uint32_t PAN3031_plhd_receive(uint8_t *buf,uint8_t len)
  2003. {
  2004. if(len == PLHD_LEN8)
  2005. {
  2006. return PAN3031_recv_plhd8(buf);
  2007. }else if (len == PLHD_LEN16)
  2008. {
  2009. return PAN3031_recv_plhd16(buf);
  2010. }
  2011. return FAIL;
  2012. }
  2013. /**
  2014. * @brief set dcdc mode, The default configuration is DCDC_OFF, PAN3031 should set DCDC_OFF before enter sleep/deepsleep
  2015. * @param[in] <dcdc_val> dcdc switch
  2016. * DCDC_ON / DCDC_OFF
  2017. * @return result
  2018. */
  2019. uint32_t PAN3031_set_dcdc_mode(uint32_t dcdc_val)
  2020. {
  2021. uint8_t temp_val_1;
  2022. uint8_t temp_val_2;
  2023. temp_val_1 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x1e);
  2024. temp_val_2 = ((temp_val_1 & 0xfe) | (dcdc_val << 0)) ;
  2025. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x1e, temp_val_2) != OK)
  2026. {
  2027. return FAIL;
  2028. }
  2029. else
  2030. {
  2031. return OK;
  2032. }
  2033. }
  2034. /**
  2035. * @brief set LDR mode
  2036. * @param[in] <mode> LDR switch
  2037. * LDR_ON / LDR_OFF
  2038. * @return result
  2039. */
  2040. uint32_t PAN3031_set_ldr(uint32_t mode)
  2041. {
  2042. uint8_t temp_val_1;
  2043. uint8_t temp_val_2;
  2044. temp_val_1 = PAN3031_read_spec_page_reg(PAGE3_SEL, 0x12);
  2045. temp_val_2 = ((temp_val_1 & 0xF7) | (mode << 3)) ;
  2046. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x12, temp_val_2) != OK)
  2047. {
  2048. return FAIL;
  2049. }
  2050. else
  2051. {
  2052. return OK;
  2053. }
  2054. }
  2055. /**
  2056. * @brief set preamble by Spreading Factor,It is useful in all_sf_search mode
  2057. * @param[in] <sf> Spreading Factor
  2058. * @return result
  2059. */
  2060. uint32_t PAN3031_set_all_sf_preamble(uint32_t sf)
  2061. {
  2062. switch(sf)
  2063. {
  2064. case 7:
  2065. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x14, 0) != OK)
  2066. {
  2067. return FAIL;
  2068. }
  2069. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x13, 128) != OK)
  2070. {
  2071. return FAIL;
  2072. }else
  2073. {
  2074. return OK;
  2075. }
  2076. case 8:
  2077. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x14, 0) != OK)
  2078. {
  2079. return FAIL;
  2080. }
  2081. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x13, 80) != OK)
  2082. {
  2083. return FAIL;
  2084. }else
  2085. {
  2086. return OK;
  2087. }
  2088. case 9:
  2089. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x14, 0) != OK)
  2090. {
  2091. return FAIL;
  2092. }
  2093. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x13, 48) != OK)
  2094. {
  2095. return FAIL;
  2096. }else
  2097. {
  2098. return OK;
  2099. }
  2100. default:
  2101. return FAIL;
  2102. }
  2103. }
  2104. /**
  2105. * @brief open all sf auto-search mode
  2106. * @param[in] <none>
  2107. * @return result
  2108. */
  2109. uint32_t PAN3031_set_all_sf_search(void)
  2110. {
  2111. uint8_t tmp_val;
  2112. tmp_val = (PAN3031_read_spec_page_reg(PAGE3_SEL, 0x12) | 0x01);
  2113. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x12, tmp_val) != OK)
  2114. {
  2115. return FAIL;
  2116. }
  2117. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x2d, 0x07) != OK)
  2118. {
  2119. return FAIL;
  2120. }
  2121. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x06, 0x01) != OK)
  2122. {
  2123. return FAIL;
  2124. }
  2125. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, 0xaf) != OK)
  2126. {
  2127. return FAIL;
  2128. }
  2129. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x0f, 0x0a) != OK)
  2130. {
  2131. return FAIL;
  2132. }
  2133. return OK;
  2134. }
  2135. /**
  2136. * @brief close all sf auto-search mode
  2137. * @param[in] <none>
  2138. * @return result
  2139. */
  2140. uint32_t PAN3031_set_all_sf_search_off(void)
  2141. {
  2142. uint8_t tmp_val;
  2143. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x14, 0) != OK)
  2144. {
  2145. return FAIL;
  2146. }
  2147. if (PAN3031_write_spec_page_reg(PAGE3_SEL, 0x13, 8) != OK)
  2148. {
  2149. return FAIL;
  2150. }
  2151. tmp_val = (PAN3031_read_spec_page_reg(PAGE3_SEL, 0x12) & 0xFE);
  2152. if(PAN3031_write_spec_page_reg(PAGE3_SEL, 0x12, tmp_val) != OK)
  2153. {
  2154. return FAIL;
  2155. }
  2156. else
  2157. {
  2158. return OK;
  2159. }
  2160. }
  2161. /**
  2162. * @brief set rf vco
  2163. * @param[in] <mode>
  2164. * PAN3031_MODE_TX / PAN3031_MODE_RX
  2165. * @return result
  2166. */
  2167. uint32_t PAN3031_set_vco(uint8_t mode)
  2168. {
  2169. uint8_t temp_val_1;
  2170. uint8_t temp_val_2;
  2171. temp_val_1 = PAN3031_read_spec_page_reg(PAGE0_SEL, 0x4a);
  2172. if(mode == PAN3031_MODE_TX)
  2173. {
  2174. temp_val_2 = ((temp_val_1 & 0xEF) | (1 << 4));
  2175. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, temp_val_2) != OK)
  2176. {
  2177. return FAIL;
  2178. }
  2179. else
  2180. {
  2181. return OK;
  2182. }
  2183. }
  2184. else if(mode == PAN3031_MODE_RX)
  2185. {
  2186. temp_val_2 = (temp_val_1 & 0xEF);
  2187. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x4a, temp_val_2) != OK)
  2188. {
  2189. return FAIL;
  2190. }
  2191. else
  2192. {
  2193. return OK;
  2194. }
  2195. }else{
  2196. return FAIL;
  2197. }
  2198. }
  2199. /**
  2200. * @brief set rf lna gain
  2201. * @param[in] <mode>
  2202. * LNA_GAIN_LOW / LNA_GAIN_HIGH
  2203. * @return result
  2204. */
  2205. uint32_t PAN3031_set_lna_gain(uint8_t mode)
  2206. {
  2207. if(mode == LNA_GAIN_LOW)
  2208. {
  2209. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x32, 0) != OK)
  2210. {
  2211. return FAIL;
  2212. }
  2213. else
  2214. {
  2215. return OK;
  2216. }
  2217. }
  2218. else if(mode == LNA_GAIN_HIGH)
  2219. {
  2220. if(PAN3031_write_spec_page_reg(PAGE0_SEL, 0x32, 0x60) != OK)
  2221. {
  2222. return FAIL;
  2223. }
  2224. else
  2225. {
  2226. return OK;
  2227. }
  2228. }else{
  2229. return FAIL;
  2230. }
  2231. }
  2232. /**
  2233. * @brief RF IRQ server routine, it should be call at ISR of IRQ pin
  2234. * @param[in] <none>
  2235. * @return <none>
  2236. */
  2237. void PAN3031_irq_handler(void)
  2238. {
  2239. pan3031_irq_trigged_flag = true;
  2240. }
  2241. /**
  2242. * @brief set carrier_wave mode on
  2243. * @param[in] <none>
  2244. * @return result
  2245. */
  2246. uint32_t PAN3031_set_carrier_wave_on(void)
  2247. {
  2248. uint8_t temp_val_1;
  2249. uint8_t temp_val_2;
  2250. if(PAN3031_write_reg(REG_OP_MODE,PAN3031_MODE_STB3) != OK)
  2251. {
  2252. return FAIL;
  2253. }
  2254. PAN3031_set_tx_mode(PAN3031_TX_CONTINOUS);
  2255. PAN3031_set_bw(BW_500K);
  2256. PAN3031_set_sf(SF_7);
  2257. PAN3031_set_tx_power(29);
  2258. temp_val_1 = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x1e);
  2259. temp_val_2 = ((temp_val_1 & 0xFE) | (1 << 0)) ;
  2260. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x1e, temp_val_2) != OK)
  2261. {
  2262. return FAIL;
  2263. }
  2264. return OK;
  2265. }
  2266. /**
  2267. * @brief set carrier_wave mode frequence
  2268. * @param[in] <freq> RF frequency(in Hz) to set
  2269. * @return result
  2270. */
  2271. uint32_t PAN3031_set_carrier_wave_freq(uint32_t freq)
  2272. {
  2273. uint8_t buf[1]={0};
  2274. if(PAN3031_write_reg(REG_OP_MODE,PAN3031_MODE_STB3) != OK)
  2275. {
  2276. return FAIL;
  2277. }
  2278. if(PAN3031_set_freq(freq) != OK)
  2279. {
  2280. return FAIL;
  2281. }
  2282. rf_port.set_tx();
  2283. if(PAN3031_set_vco(PAN3031_MODE_TX) != OK)
  2284. {
  2285. return FAIL;
  2286. }
  2287. if(PAN3031_send_packet(buf, 1) != OK)
  2288. {
  2289. return FAIL;
  2290. }
  2291. return OK;
  2292. }
  2293. /**
  2294. * @brief set carrier_wave mode off
  2295. * @param[in] <none>
  2296. * @return result
  2297. */
  2298. uint32_t PAN3031_set_carrier_wave_off(void)
  2299. {
  2300. uint8_t temp_val_1;
  2301. uint8_t temp_val_2;
  2302. if(PAN3031_write_reg(REG_OP_MODE,PAN3031_MODE_STB3) != OK)
  2303. {
  2304. return FAIL;
  2305. }
  2306. temp_val_1 = PAN3031_read_spec_page_reg(PAGE1_SEL, 0x1e);
  2307. temp_val_2 = ((temp_val_1 & 0xFE) | (0 << 0)) ;
  2308. if(PAN3031_write_spec_page_reg(PAGE1_SEL, 0x1e, temp_val_2) != OK)
  2309. {
  2310. return FAIL;
  2311. }
  2312. return OK;
  2313. }