sx1276-Fsk.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * THE FOLLOWING FIRMWARE IS PROVIDED: (1) "AS IS" WITH NO WARRANTY; AND
  3. * (2)TO ENABLE ACCESS TO CODING INFORMATION TO GUIDE AND FACILITATE CUSTOMER.
  4. * CONSEQUENTLY, SEMTECH SHALL NOT BE HELD LIABLE FOR ANY DIRECT, INDIRECT OR
  5. * CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE CONTENT
  6. * OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING INFORMATION
  7. * CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
  8. *
  9. * Copyright (C) SEMTECH S.A.
  10. */
  11. /*!
  12. * \file sx1276-Fsk.h
  13. * \brief SX1276 RF chip driver mode FSK
  14. *
  15. * \version 2.0.B2
  16. * \date May 6 2013
  17. * \author Gregory Cristian
  18. *
  19. * Last modified by Miguel Luis on Jun 19 2013
  20. */
  21. #ifndef __SX1276_FSK_H__
  22. #define __SX1276_FSK_H__
  23. #include <stdint.h>
  24. #include <stdbool.h>
  25. /*!
  26. * SX1276 FSK General parameters definition
  27. */
  28. typedef struct sFskSettings
  29. {
  30. uint32_t RFFrequency;
  31. uint32_t Bitrate;
  32. uint32_t Fdev;
  33. int8_t Power;
  34. uint32_t RxBw;
  35. uint32_t RxBwAfc;
  36. bool CrcOn;
  37. bool AfcOn;
  38. uint8_t PayloadLength;
  39. }tFskSettings;
  40. /*!
  41. * RF packet definition
  42. */
  43. #define RF_BUFFER_SIZE_MAX 100
  44. #define RF_BUFFER_SIZE 100
  45. /*!
  46. * RF state machine
  47. */
  48. // FSK
  49. typedef enum
  50. {
  51. RF_STATE_IDLE,
  52. RF_STATE_RX_INIT,
  53. RF_STATE_RX_SYNC,
  54. RF_STATE_RX_RUNNING,
  55. RF_STATE_RX_DONE,
  56. RF_STATE_RX_TIMEOUT,
  57. RF_STATE_RX_LEN_ERROR,
  58. RF_STATE_TX_INIT,
  59. RF_STATE_TX_READY_WAIT,
  60. RF_STATE_TX_RUNNING,
  61. RF_STATE_TX_DONE,
  62. RF_STATE_TX_TIMEOUT,
  63. }tRFStates;
  64. /*!
  65. * SX1276 definitions
  66. */
  67. #define XTAL_FREQ 32000000
  68. #define FREQ_STEP 61.03515625
  69. /*!
  70. * SX1276 Internal registers Address
  71. */
  72. #define REG_FIFO 0x00
  73. // Common settings
  74. #define REG_OPMODE 0x01
  75. #define REG_BITRATEMSB 0x02
  76. #define REG_BITRATELSB 0x03
  77. #define REG_FDEVMSB 0x04
  78. #define REG_FDEVLSB 0x05
  79. #define REG_FRFMSB 0x06
  80. #define REG_FRFMID 0x07
  81. #define REG_FRFLSB 0x08
  82. // Tx settings
  83. #define REG_PACONFIG 0x09
  84. #define REG_PARAMP 0x0A
  85. #define REG_OCP 0x0B
  86. // Rx settings
  87. #define REG_LNA 0x0C
  88. #define REG_RXCONFIG 0x0D
  89. #define REG_RSSICONFIG 0x0E
  90. #define REG_RSSICOLLISION 0x0F
  91. #define REG_RSSITHRESH 0x10
  92. #define REG_RSSIVALUE 0x11
  93. #define REG_RXBW 0x12
  94. #define REG_AFCBW 0x13
  95. #define REG_OOKPEAK 0x14
  96. #define REG_OOKFIX 0x15
  97. #define REG_OOKAVG 0x16
  98. #define REG_RES17 0x17
  99. #define REG_RES18 0x18
  100. #define REG_RES19 0x19
  101. #define REG_AFCFEI 0x1A
  102. #define REG_AFCMSB 0x1B
  103. #define REG_AFCLSB 0x1C
  104. #define REG_FEIMSB 0x1D
  105. #define REG_FEILSB 0x1E
  106. #define REG_PREAMBLEDETECT 0x1F
  107. #define REG_RXTIMEOUT1 0x20
  108. #define REG_RXTIMEOUT2 0x21
  109. #define REG_RXTIMEOUT3 0x22
  110. #define REG_RXDELAY 0x23
  111. // Oscillator settings
  112. #define REG_OSC 0x24
  113. // Packet handler settings
  114. #define REG_PREAMBLEMSB 0x25
  115. #define REG_PREAMBLELSB 0x26
  116. #define REG_SYNCCONFIG 0x27
  117. #define REG_SYNCVALUE1 0x28
  118. #define REG_SYNCVALUE2 0x29
  119. #define REG_SYNCVALUE3 0x2A
  120. #define REG_SYNCVALUE4 0x2B
  121. #define REG_SYNCVALUE5 0x2C
  122. #define REG_SYNCVALUE6 0x2D
  123. #define REG_SYNCVALUE7 0x2E
  124. #define REG_SYNCVALUE8 0x2F
  125. #define REG_PACKETCONFIG1 0x30
  126. #define REG_PACKETCONFIG2 0x31
  127. #define REG_PAYLOADLENGTH 0x32
  128. #define REG_NODEADRS 0x33
  129. #define REG_BROADCASTADRS 0x34
  130. #define REG_FIFOTHRESH 0x35
  131. // SM settings
  132. #define REG_SEQCONFIG1 0x36
  133. #define REG_SEQCONFIG2 0x37
  134. #define REG_TIMERRESOL 0x38
  135. #define REG_TIMER1COEF 0x39
  136. #define REG_TIMER2COEF 0x3A
  137. // Service settings
  138. #define REG_IMAGECAL 0x3B
  139. #define REG_TEMP 0x3C
  140. #define REG_LOWBAT 0x3D
  141. // Status
  142. #define REG_IRQFLAGS1 0x3E
  143. #define REG_IRQFLAGS2 0x3F
  144. // I/O settings
  145. #define REG_DIOMAPPING1 0x40
  146. #define REG_DIOMAPPING2 0x41
  147. // Version
  148. #define REG_VERSION 0x42
  149. // Additional settings
  150. #define REG_PLLHOP 0x44
  151. #define REG_TCXO 0x4B
  152. #define REG_PADAC 0x4D
  153. #define REG_FORMERTEMP 0x5B
  154. #define REG_BITRATEFRAC 0x5D
  155. #define REG_AGCREF 0x61
  156. #define REG_AGCTHRESH1 0x62
  157. #define REG_AGCTHRESH2 0x63
  158. #define REG_AGCTHRESH3 0x64
  159. /*!
  160. * SX1276 FSK bit control definition
  161. */
  162. /*!
  163. * RegFifo
  164. */
  165. /*!
  166. * RegOpMode
  167. */
  168. #define RF_OPMODE_LONGRANGEMODE_MASK 0x7F
  169. #define RF_OPMODE_LONGRANGEMODE_OFF 0x00 // Default
  170. #define RF_OPMODE_LONGRANGEMODE_ON 0x80
  171. #define RF_OPMODE_MODULATIONTYPE_MASK 0x9F
  172. #define RF_OPMODE_MODULATIONTYPE_FSK 0x00 // Default
  173. #define RF_OPMODE_MODULATIONTYPE_OOK 0x20
  174. #define RF_OPMODE_FREQMODE_ACCESS_MASK 0xF7
  175. #define RF_OPMODE_FREQMODE_ACCESS_LF 0x08 // Default
  176. #define RF_OPMODE_FREQMODE_ACCESS_HF 0x00
  177. #define RF_OPMODE_MASK 0xF8
  178. #define RF_OPMODE_SLEEP 0x00
  179. #define RF_OPMODE_STANDBY 0x01 // Default
  180. #define RF_OPMODE_SYNTHESIZER_TX 0x02
  181. #define RF_OPMODE_TRANSMITTER 0x03
  182. #define RF_OPMODE_SYNTHESIZER_RX 0x04
  183. #define RF_OPMODE_RECEIVER 0x05
  184. /*!
  185. * RegBitRate (bits/sec)
  186. */
  187. #define RF_BITRATEMSB_1200_BPS 0x68
  188. #define RF_BITRATELSB_1200_BPS 0x2B
  189. #define RF_BITRATEMSB_2400_BPS 0x34
  190. #define RF_BITRATELSB_2400_BPS 0x15
  191. #define RF_BITRATEMSB_4800_BPS 0x1A // Default
  192. #define RF_BITRATELSB_4800_BPS 0x0B // Default
  193. #define RF_BITRATEMSB_9600_BPS 0x0D
  194. #define RF_BITRATELSB_9600_BPS 0x05
  195. #define RF_BITRATEMSB_15000_BPS 0x08
  196. #define RF_BITRATELSB_15000_BPS 0x55
  197. #define RF_BITRATEMSB_19200_BPS 0x06
  198. #define RF_BITRATELSB_19200_BPS 0x83
  199. #define RF_BITRATEMSB_38400_BPS 0x03
  200. #define RF_BITRATELSB_38400_BPS 0x41
  201. #define RF_BITRATEMSB_76800_BPS 0x01
  202. #define RF_BITRATELSB_76800_BPS 0xA1
  203. #define RF_BITRATEMSB_153600_BPS 0x00
  204. #define RF_BITRATELSB_153600_BPS 0xD0
  205. #define RF_BITRATEMSB_57600_BPS 0x02
  206. #define RF_BITRATELSB_57600_BPS 0x2C
  207. #define RF_BITRATEMSB_115200_BPS 0x01
  208. #define RF_BITRATELSB_115200_BPS 0x16
  209. #define RF_BITRATEMSB_12500_BPS 0x0A
  210. #define RF_BITRATELSB_12500_BPS 0x00
  211. #define RF_BITRATEMSB_25000_BPS 0x05
  212. #define RF_BITRATELSB_25000_BPS 0x00
  213. #define RF_BITRATEMSB_50000_BPS 0x02
  214. #define RF_BITRATELSB_50000_BPS 0x80
  215. #define RF_BITRATEMSB_100000_BPS 0x01
  216. #define RF_BITRATELSB_100000_BPS 0x40
  217. #define RF_BITRATEMSB_150000_BPS 0x00
  218. #define RF_BITRATELSB_150000_BPS 0xD5
  219. #define RF_BITRATEMSB_200000_BPS 0x00
  220. #define RF_BITRATELSB_200000_BPS 0xA0
  221. #define RF_BITRATEMSB_250000_BPS 0x00
  222. #define RF_BITRATELSB_250000_BPS 0x80
  223. #define RF_BITRATEMSB_32768_BPS 0x03
  224. #define RF_BITRATELSB_32768_BPS 0xD1
  225. /*!
  226. * RegFdev (Hz)
  227. */
  228. #define RF_FDEVMSB_BANDREG_MASK 0x3F
  229. #define RF_FDEVMSB_BANDREG_AUTO 0x00 // Default
  230. #define RF_FDEVMSB_BANDREG_DIV_BY_1 0x40
  231. #define RF_FDEVMSB_BANDREG_DIV_BY_2 0x80
  232. #define RF_FDEVMSB_BANDREG_DIV_BY_6 0xC0
  233. #define RF_FDEVMSB_FDEV_MASK 0xC0
  234. #define RF_FDEVMSB_2000_HZ 0x00
  235. #define RF_FDEVLSB_2000_HZ 0x21
  236. #define RF_FDEVMSB_5000_HZ 0x00 // Default
  237. #define RF_FDEVLSB_5000_HZ 0x52 // Default
  238. #define RF_FDEVMSB_10000_HZ 0x00
  239. #define RF_FDEVLSB_10000_HZ 0xA4
  240. #define RF_FDEVMSB_15000_HZ 0x00
  241. #define RF_FDEVLSB_15000_HZ 0xF6
  242. #define RF_FDEVMSB_20000_HZ 0x01
  243. #define RF_FDEVLSB_20000_HZ 0x48
  244. #define RF_FDEVMSB_25000_HZ 0x01
  245. #define RF_FDEVLSB_25000_HZ 0x9A
  246. #define RF_FDEVMSB_30000_HZ 0x01
  247. #define RF_FDEVLSB_30000_HZ 0xEC
  248. #define RF_FDEVMSB_35000_HZ 0x02
  249. #define RF_FDEVLSB_35000_HZ 0x3D
  250. #define RF_FDEVMSB_40000_HZ 0x02
  251. #define RF_FDEVLSB_40000_HZ 0x8F
  252. #define RF_FDEVMSB_45000_HZ 0x02
  253. #define RF_FDEVLSB_45000_HZ 0xE1
  254. #define RF_FDEVMSB_50000_HZ 0x03
  255. #define RF_FDEVLSB_50000_HZ 0x33
  256. #define RF_FDEVMSB_55000_HZ 0x03
  257. #define RF_FDEVLSB_55000_HZ 0x85
  258. #define RF_FDEVMSB_60000_HZ 0x03
  259. #define RF_FDEVLSB_60000_HZ 0xD7
  260. #define RF_FDEVMSB_65000_HZ 0x04
  261. #define RF_FDEVLSB_65000_HZ 0x29
  262. #define RF_FDEVMSB_70000_HZ 0x04
  263. #define RF_FDEVLSB_70000_HZ 0x7B
  264. #define RF_FDEVMSB_75000_HZ 0x04
  265. #define RF_FDEVLSB_75000_HZ 0xCD
  266. #define RF_FDEVMSB_80000_HZ 0x05
  267. #define RF_FDEVLSB_80000_HZ 0x1F
  268. #define RF_FDEVMSB_85000_HZ 0x05
  269. #define RF_FDEVLSB_85000_HZ 0x71
  270. #define RF_FDEVMSB_90000_HZ 0x05
  271. #define RF_FDEVLSB_90000_HZ 0xC3
  272. #define RF_FDEVMSB_95000_HZ 0x06
  273. #define RF_FDEVLSB_95000_HZ 0x14
  274. #define RF_FDEVMSB_100000_HZ 0x06
  275. #define RF_FDEVLSB_100000_HZ 0x66
  276. #define RF_FDEVMSB_110000_HZ 0x07
  277. #define RF_FDEVLSB_110000_HZ 0x0A
  278. #define RF_FDEVMSB_120000_HZ 0x07
  279. #define RF_FDEVLSB_120000_HZ 0xAE
  280. #define RF_FDEVMSB_130000_HZ 0x08
  281. #define RF_FDEVLSB_130000_HZ 0x52
  282. #define RF_FDEVMSB_140000_HZ 0x08
  283. #define RF_FDEVLSB_140000_HZ 0xF6
  284. #define RF_FDEVMSB_150000_HZ 0x09
  285. #define RF_FDEVLSB_150000_HZ 0x9A
  286. #define RF_FDEVMSB_160000_HZ 0x0A
  287. #define RF_FDEVLSB_160000_HZ 0x3D
  288. #define RF_FDEVMSB_170000_HZ 0x0A
  289. #define RF_FDEVLSB_170000_HZ 0xE1
  290. #define RF_FDEVMSB_180000_HZ 0x0B
  291. #define RF_FDEVLSB_180000_HZ 0x85
  292. #define RF_FDEVMSB_190000_HZ 0x0C
  293. #define RF_FDEVLSB_190000_HZ 0x29
  294. #define RF_FDEVMSB_200000_HZ 0x0C
  295. #define RF_FDEVLSB_200000_HZ 0xCD
  296. /*!
  297. * RegFrf (MHz)
  298. */
  299. #define RF_FRFMSB_863_MHZ 0xD7
  300. #define RF_FRFMID_863_MHZ 0xC0
  301. #define RF_FRFLSB_863_MHZ 0x00
  302. #define RF_FRFMSB_864_MHZ 0xD8
  303. #define RF_FRFMID_864_MHZ 0x00
  304. #define RF_FRFLSB_864_MHZ 0x00
  305. #define RF_FRFMSB_865_MHZ 0xD8
  306. #define RF_FRFMID_865_MHZ 0x40
  307. #define RF_FRFLSB_865_MHZ 0x00
  308. #define RF_FRFMSB_866_MHZ 0xD8
  309. #define RF_FRFMID_866_MHZ 0x80
  310. #define RF_FRFLSB_866_MHZ 0x00
  311. #define RF_FRFMSB_867_MHZ 0xD8
  312. #define RF_FRFMID_867_MHZ 0xC0
  313. #define RF_FRFLSB_867_MHZ 0x00
  314. #define RF_FRFMSB_868_MHZ 0xD9
  315. #define RF_FRFMID_868_MHZ 0x00
  316. #define RF_FRFLSB_868_MHZ 0x00
  317. #define RF_FRFMSB_869_MHZ 0xD9
  318. #define RF_FRFMID_869_MHZ 0x40
  319. #define RF_FRFLSB_869_MHZ 0x00
  320. #define RF_FRFMSB_870_MHZ 0xD9
  321. #define RF_FRFMID_870_MHZ 0x80
  322. #define RF_FRFLSB_870_MHZ 0x00
  323. #define RF_FRFMSB_902_MHZ 0xE1
  324. #define RF_FRFMID_902_MHZ 0x80
  325. #define RF_FRFLSB_902_MHZ 0x00
  326. #define RF_FRFMSB_903_MHZ 0xE1
  327. #define RF_FRFMID_903_MHZ 0xC0
  328. #define RF_FRFLSB_903_MHZ 0x00
  329. #define RF_FRFMSB_904_MHZ 0xE2
  330. #define RF_FRFMID_904_MHZ 0x00
  331. #define RF_FRFLSB_904_MHZ 0x00
  332. #define RF_FRFMSB_905_MHZ 0xE2
  333. #define RF_FRFMID_905_MHZ 0x40
  334. #define RF_FRFLSB_905_MHZ 0x00
  335. #define RF_FRFMSB_906_MHZ 0xE2
  336. #define RF_FRFMID_906_MHZ 0x80
  337. #define RF_FRFLSB_906_MHZ 0x00
  338. #define RF_FRFMSB_907_MHZ 0xE2
  339. #define RF_FRFMID_907_MHZ 0xC0
  340. #define RF_FRFLSB_907_MHZ 0x00
  341. #define RF_FRFMSB_908_MHZ 0xE3
  342. #define RF_FRFMID_908_MHZ 0x00
  343. #define RF_FRFLSB_908_MHZ 0x00
  344. #define RF_FRFMSB_909_MHZ 0xE3
  345. #define RF_FRFMID_909_MHZ 0x40
  346. #define RF_FRFLSB_909_MHZ 0x00
  347. #define RF_FRFMSB_910_MHZ 0xE3
  348. #define RF_FRFMID_910_MHZ 0x80
  349. #define RF_FRFLSB_910_MHZ 0x00
  350. #define RF_FRFMSB_911_MHZ 0xE3
  351. #define RF_FRFMID_911_MHZ 0xC0
  352. #define RF_FRFLSB_911_MHZ 0x00
  353. #define RF_FRFMSB_912_MHZ 0xE4
  354. #define RF_FRFMID_912_MHZ 0x00
  355. #define RF_FRFLSB_912_MHZ 0x00
  356. #define RF_FRFMSB_913_MHZ 0xE4
  357. #define RF_FRFMID_913_MHZ 0x40
  358. #define RF_FRFLSB_913_MHZ 0x00
  359. #define RF_FRFMSB_914_MHZ 0xE4
  360. #define RF_FRFMID_914_MHZ 0x80
  361. #define RF_FRFLSB_914_MHZ 0x00
  362. #define RF_FRFMSB_915_MHZ 0xE4 // Default
  363. #define RF_FRFMID_915_MHZ 0xC0 // Default
  364. #define RF_FRFLSB_915_MHZ 0x00 // Default
  365. #define RF_FRFMSB_916_MHZ 0xE5
  366. #define RF_FRFMID_916_MHZ 0x00
  367. #define RF_FRFLSB_916_MHZ 0x00
  368. #define RF_FRFMSB_917_MHZ 0xE5
  369. #define RF_FRFMID_917_MHZ 0x40
  370. #define RF_FRFLSB_917_MHZ 0x00
  371. #define RF_FRFMSB_918_MHZ 0xE5
  372. #define RF_FRFMID_918_MHZ 0x80
  373. #define RF_FRFLSB_918_MHZ 0x00
  374. #define RF_FRFMSB_919_MHZ 0xE5
  375. #define RF_FRFMID_919_MHZ 0xC0
  376. #define RF_FRFLSB_919_MHZ 0x00
  377. #define RF_FRFMSB_920_MHZ 0xE6
  378. #define RF_FRFMID_920_MHZ 0x00
  379. #define RF_FRFLSB_920_MHZ 0x00
  380. #define RF_FRFMSB_921_MHZ 0xE6
  381. #define RF_FRFMID_921_MHZ 0x40
  382. #define RF_FRFLSB_921_MHZ 0x00
  383. #define RF_FRFMSB_922_MHZ 0xE6
  384. #define RF_FRFMID_922_MHZ 0x80
  385. #define RF_FRFLSB_922_MHZ 0x00
  386. #define RF_FRFMSB_923_MHZ 0xE6
  387. #define RF_FRFMID_923_MHZ 0xC0
  388. #define RF_FRFLSB_923_MHZ 0x00
  389. #define RF_FRFMSB_924_MHZ 0xE7
  390. #define RF_FRFMID_924_MHZ 0x00
  391. #define RF_FRFLSB_924_MHZ 0x00
  392. #define RF_FRFMSB_925_MHZ 0xE7
  393. #define RF_FRFMID_925_MHZ 0x40
  394. #define RF_FRFLSB_925_MHZ 0x00
  395. #define RF_FRFMSB_926_MHZ 0xE7
  396. #define RF_FRFMID_926_MHZ 0x80
  397. #define RF_FRFLSB_926_MHZ 0x00
  398. #define RF_FRFMSB_927_MHZ 0xE7
  399. #define RF_FRFMID_927_MHZ 0xC0
  400. #define RF_FRFLSB_927_MHZ 0x00
  401. #define RF_FRFMSB_928_MHZ 0xE8
  402. #define RF_FRFMID_928_MHZ 0x00
  403. #define RF_FRFLSB_928_MHZ 0x00
  404. /*!
  405. * RegPaConfig
  406. */
  407. #define RF_PACONFIG_PASELECT_MASK 0x7F
  408. #define RF_PACONFIG_PASELECT_PABOOST 0x80
  409. #define RF_PACONFIG_PASELECT_RFO 0x00 // Default
  410. #define RF_PACONFIG_MAX_POWER_MASK 0x8F
  411. #define RF_PACONFIG_OUTPUTPOWER_MASK 0xF0
  412. /*!
  413. * RegPaRamp
  414. */
  415. #define RF_PARAMP_MODULATIONSHAPING_MASK 0x9F
  416. #define RF_PARAMP_MODULATIONSHAPING_00 0x00 // Default
  417. #define RF_PARAMP_MODULATIONSHAPING_01 0x20
  418. #define RF_PARAMP_MODULATIONSHAPING_10 0x40
  419. #define RF_PARAMP_MODULATIONSHAPING_11 0x60
  420. #define RF_PARAMP_TXBANDFORCE_MASK 0xEF
  421. #define RF_PARAMP_TXBANDFORCE_BAND_SEL 0x10
  422. #define RF_PARAMP_TXBANDFORCE_AUTO 0x00 // Default
  423. #define RF_PARAMP_MASK 0xF0
  424. #define RF_PARAMP_3400_US 0x00
  425. #define RF_PARAMP_2000_US 0x01
  426. #define RF_PARAMP_1000_US 0x02
  427. #define RF_PARAMP_0500_US 0x03
  428. #define RF_PARAMP_0250_US 0x04
  429. #define RF_PARAMP_0125_US 0x05
  430. #define RF_PARAMP_0100_US 0x06
  431. #define RF_PARAMP_0062_US 0x07
  432. #define RF_PARAMP_0050_US 0x08
  433. #define RF_PARAMP_0040_US 0x09 // Default
  434. #define RF_PARAMP_0031_US 0x0A
  435. #define RF_PARAMP_0025_US 0x0B
  436. #define RF_PARAMP_0020_US 0x0C
  437. #define RF_PARAMP_0015_US 0x0D
  438. #define RF_PARAMP_0012_US 0x0E
  439. #define RF_PARAMP_0010_US 0x0F
  440. /*!
  441. * RegOcp
  442. */
  443. #define RF_OCP_MASK 0xDF
  444. #define RF_OCP_ON 0x20 // Default
  445. #define RF_OCP_OFF 0x00
  446. #define RF_OCP_TRIM_MASK 0xE0
  447. #define RF_OCP_TRIM_045_MA 0x00
  448. #define RF_OCP_TRIM_050_MA 0x01
  449. #define RF_OCP_TRIM_055_MA 0x02
  450. #define RF_OCP_TRIM_060_MA 0x03
  451. #define RF_OCP_TRIM_065_MA 0x04
  452. #define RF_OCP_TRIM_070_MA 0x05
  453. #define RF_OCP_TRIM_075_MA 0x06
  454. #define RF_OCP_TRIM_080_MA 0x07
  455. #define RF_OCP_TRIM_085_MA 0x08
  456. #define RF_OCP_TRIM_090_MA 0x09
  457. #define RF_OCP_TRIM_095_MA 0x0A
  458. #define RF_OCP_TRIM_100_MA 0x0B // Default
  459. #define RF_OCP_TRIM_105_MA 0x0C
  460. #define RF_OCP_TRIM_110_MA 0x0D
  461. #define RF_OCP_TRIM_115_MA 0x0E
  462. #define RF_OCP_TRIM_120_MA 0x0F
  463. #define RF_OCP_TRIM_130_MA 0x10
  464. #define RF_OCP_TRIM_140_MA 0x11
  465. #define RF_OCP_TRIM_150_MA 0x12
  466. #define RF_OCP_TRIM_160_MA 0x13
  467. #define RF_OCP_TRIM_170_MA 0x14
  468. #define RF_OCP_TRIM_180_MA 0x15
  469. #define RF_OCP_TRIM_190_MA 0x16
  470. #define RF_OCP_TRIM_200_MA 0x17
  471. #define RF_OCP_TRIM_210_MA 0x18
  472. #define RF_OCP_TRIM_220_MA 0x19
  473. #define RF_OCP_TRIM_230_MA 0x1A
  474. #define RF_OCP_TRIM_240_MA 0x1B
  475. /*!
  476. * RegLna
  477. */
  478. #define RF_LNA_GAIN_MASK 0x1F
  479. #define RF_LNA_GAIN_G1 0x20 // Default
  480. #define RF_LNA_GAIN_G2 0x40
  481. #define RF_LNA_GAIN_G3 0x60
  482. #define RF_LNA_GAIN_G4 0x80
  483. #define RF_LNA_GAIN_G5 0xA0
  484. #define RF_LNA_GAIN_G6 0xC0
  485. #define RF_LNA_BOOST_LF_MASK 0xE7
  486. #define RF_LNA_BOOST_LF_DEFAULT 0x00 // Default
  487. #define RF_LNA_BOOST_LF_GAIN 0x08
  488. #define RF_LNA_BOOST_LF_IP3 0x10
  489. #define RF_LNA_BOOST_LF_BOOST 0x18
  490. #define RF_LNA_RXBANDFORCE_MASK 0xFB
  491. #define RF_LNA_RXBANDFORCE_BAND_SEL 0x04
  492. #define RF_LNA_RXBANDFORCE_AUTO 0x00 // Default
  493. #define RF_LNA_BOOST_HF_MASK 0xFC
  494. #define RF_LNA_BOOST_HF_OFF 0x00 // Default
  495. #define RF_LNA_BOOST_HF_ON 0x03
  496. /*!
  497. * RegRxConfig
  498. */
  499. #define RF_RXCONFIG_RESTARTRXONCOLLISION_MASK 0x7F
  500. #define RF_RXCONFIG_RESTARTRXONCOLLISION_ON 0x80
  501. #define RF_RXCONFIG_RESTARTRXONCOLLISION_OFF 0x00 // Default
  502. #define RF_RXCONFIG_RESTARTRXWITHOUTPLLLOCK 0x40 // Write only
  503. #define RF_RXCONFIG_RESTARTRXWITHPLLLOCK 0x20 // Write only
  504. #define RF_RXCONFIG_AFCAUTO_MASK 0xEF
  505. #define RF_RXCONFIG_AFCAUTO_ON 0x10
  506. #define RF_RXCONFIG_AFCAUTO_OFF 0x00 // Default
  507. #define RF_RXCONFIG_AGCAUTO_MASK 0xF7
  508. #define RF_RXCONFIG_AGCAUTO_ON 0x08 // Default
  509. #define RF_RXCONFIG_AGCAUTO_OFF 0x00
  510. #define RF_RXCONFIG_RXTRIGER_MASK 0xF8
  511. #define RF_RXCONFIG_RXTRIGER_OFF 0x00
  512. #define RF_RXCONFIG_RXTRIGER_RSSI 0x01
  513. #define RF_RXCONFIG_RXTRIGER_PREAMBLEDETECT 0x06 // Default
  514. #define RF_RXCONFIG_RXTRIGER_RSSI_PREAMBLEDETECT 0x07
  515. /*!
  516. * RegRssiConfig
  517. */
  518. #define RF_RSSICONFIG_OFFSET_MASK 0x07
  519. #define RF_RSSICONFIG_OFFSET_P_00_DB 0x00 // Default
  520. #define RF_RSSICONFIG_OFFSET_P_01_DB 0x08
  521. #define RF_RSSICONFIG_OFFSET_P_02_DB 0x10
  522. #define RF_RSSICONFIG_OFFSET_P_03_DB 0x18
  523. #define RF_RSSICONFIG_OFFSET_P_04_DB 0x20
  524. #define RF_RSSICONFIG_OFFSET_P_05_DB 0x28
  525. #define RF_RSSICONFIG_OFFSET_P_06_DB 0x30
  526. #define RF_RSSICONFIG_OFFSET_P_07_DB 0x38
  527. #define RF_RSSICONFIG_OFFSET_P_08_DB 0x40
  528. #define RF_RSSICONFIG_OFFSET_P_09_DB 0x48
  529. #define RF_RSSICONFIG_OFFSET_P_10_DB 0x50
  530. #define RF_RSSICONFIG_OFFSET_P_11_DB 0x58
  531. #define RF_RSSICONFIG_OFFSET_P_12_DB 0x60
  532. #define RF_RSSICONFIG_OFFSET_P_13_DB 0x68
  533. #define RF_RSSICONFIG_OFFSET_P_14_DB 0x70
  534. #define RF_RSSICONFIG_OFFSET_P_15_DB 0x78
  535. #define RF_RSSICONFIG_OFFSET_M_16_DB 0x80
  536. #define RF_RSSICONFIG_OFFSET_M_15_DB 0x88
  537. #define RF_RSSICONFIG_OFFSET_M_14_DB 0x90
  538. #define RF_RSSICONFIG_OFFSET_M_13_DB 0x98
  539. #define RF_RSSICONFIG_OFFSET_M_12_DB 0xA0
  540. #define RF_RSSICONFIG_OFFSET_M_11_DB 0xA8
  541. #define RF_RSSICONFIG_OFFSET_M_10_DB 0xB0
  542. #define RF_RSSICONFIG_OFFSET_M_09_DB 0xB8
  543. #define RF_RSSICONFIG_OFFSET_M_08_DB 0xC0
  544. #define RF_RSSICONFIG_OFFSET_M_07_DB 0xC8
  545. #define RF_RSSICONFIG_OFFSET_M_06_DB 0xD0
  546. #define RF_RSSICONFIG_OFFSET_M_05_DB 0xD8
  547. #define RF_RSSICONFIG_OFFSET_M_04_DB 0xE0
  548. #define RF_RSSICONFIG_OFFSET_M_03_DB 0xE8
  549. #define RF_RSSICONFIG_OFFSET_M_02_DB 0xF0
  550. #define RF_RSSICONFIG_OFFSET_M_01_DB 0xF8
  551. #define RF_RSSICONFIG_SMOOTHING_MASK 0xF8
  552. #define RF_RSSICONFIG_SMOOTHING_2 0x00
  553. #define RF_RSSICONFIG_SMOOTHING_4 0x01
  554. #define RF_RSSICONFIG_SMOOTHING_8 0x02 // Default
  555. #define RF_RSSICONFIG_SMOOTHING_16 0x03
  556. #define RF_RSSICONFIG_SMOOTHING_32 0x04
  557. #define RF_RSSICONFIG_SMOOTHING_64 0x05
  558. #define RF_RSSICONFIG_SMOOTHING_128 0x06
  559. #define RF_RSSICONFIG_SMOOTHING_256 0x07
  560. /*!
  561. * RegRssiCollision
  562. */
  563. #define RF_RSSICOLISION_THRESHOLD 0x0A // Default
  564. /*!
  565. * RegRssiThresh
  566. */
  567. #define RF_RSSITHRESH_THRESHOLD 0xFF // Default
  568. /*!
  569. * RegRssiValue (Read Only)
  570. */
  571. /*!
  572. * RegRxBw
  573. */
  574. #define RF_RXBW_MANT_MASK 0xE7
  575. #define RF_RXBW_MANT_16 0x00
  576. #define RF_RXBW_MANT_20 0x08
  577. #define RF_RXBW_MANT_24 0x10 // Default
  578. #define RF_RXBW_EXP_MASK 0xF8
  579. #define RF_RXBW_EXP_0 0x00
  580. #define RF_RXBW_EXP_1 0x01
  581. #define RF_RXBW_EXP_2 0x02
  582. #define RF_RXBW_EXP_3 0x03
  583. #define RF_RXBW_EXP_4 0x04
  584. #define RF_RXBW_EXP_5 0x05 // Default
  585. #define RF_RXBW_EXP_6 0x06
  586. #define RF_RXBW_EXP_7 0x07
  587. /*!
  588. * RegAfcBw
  589. */
  590. #define RF_AFCBW_MANTAFC_MASK 0xE7
  591. #define RF_AFCBW_MANTAFC_16 0x00
  592. #define RF_AFCBW_MANTAFC_20 0x08 // Default
  593. #define RF_AFCBW_MANTAFC_24 0x10
  594. #define RF_AFCBW_EXPAFC_MASK 0xF8
  595. #define RF_AFCBW_EXPAFC_0 0x00
  596. #define RF_AFCBW_EXPAFC_1 0x01
  597. #define RF_AFCBW_EXPAFC_2 0x02
  598. #define RF_AFCBW_EXPAFC_3 0x03 // Default
  599. #define RF_AFCBW_EXPAFC_4 0x04
  600. #define RF_AFCBW_EXPAFC_5 0x05
  601. #define RF_AFCBW_EXPAFC_6 0x06
  602. #define RF_AFCBW_EXPAFC_7 0x07
  603. /*!
  604. * RegOokPeak
  605. */
  606. #define RF_OOKPEAK_BITSYNC_MASK 0xDF // Default
  607. #define RF_OOKPEAK_BITSYNC_ON 0x20 // Default
  608. #define RF_OOKPEAK_BITSYNC_OFF 0x00
  609. #define RF_OOKPEAK_OOKTHRESHTYPE_MASK 0xE7
  610. #define RF_OOKPEAK_OOKTHRESHTYPE_FIXED 0x00
  611. #define RF_OOKPEAK_OOKTHRESHTYPE_PEAK 0x08 // Default
  612. #define RF_OOKPEAK_OOKTHRESHTYPE_AVERAGE 0x10
  613. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_MASK 0xF8
  614. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_0_5_DB 0x00 // Default
  615. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_1_0_DB 0x01
  616. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_1_5_DB 0x02
  617. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_2_0_DB 0x03
  618. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_3_0_DB 0x04
  619. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_4_0_DB 0x05
  620. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_5_0_DB 0x06
  621. #define RF_OOKPEAK_OOKPEAKTHRESHSTEP_6_0_DB 0x07
  622. /*!
  623. * RegOokFix
  624. */
  625. #define RF_OOKFIX_OOKFIXEDTHRESHOLD 0x0C // Default
  626. /*!
  627. * RegOokAvg
  628. */
  629. #define RF_OOKAVG_OOKPEAKTHRESHDEC_MASK 0x1F
  630. #define RF_OOKAVG_OOKPEAKTHRESHDEC_000 0x00 // Default
  631. #define RF_OOKAVG_OOKPEAKTHRESHDEC_001 0x20
  632. #define RF_OOKAVG_OOKPEAKTHRESHDEC_010 0x40
  633. #define RF_OOKAVG_OOKPEAKTHRESHDEC_011 0x60
  634. #define RF_OOKAVG_OOKPEAKTHRESHDEC_100 0x80
  635. #define RF_OOKAVG_OOKPEAKTHRESHDEC_101 0xA0
  636. #define RF_OOKAVG_OOKPEAKTHRESHDEC_110 0xC0
  637. #define RF_OOKAVG_OOKPEAKTHRESHDEC_111 0xE0
  638. #define RF_OOKAVG_AVERAGEOFFSET_MASK 0xF3
  639. #define RF_OOKAVG_AVERAGEOFFSET_0_DB 0x00 // Default
  640. #define RF_OOKAVG_AVERAGEOFFSET_2_DB 0x04
  641. #define RF_OOKAVG_AVERAGEOFFSET_4_DB 0x08
  642. #define RF_OOKAVG_AVERAGEOFFSET_6_DB 0x0C
  643. #define RF_OOKAVG_OOKAVERAGETHRESHFILT_MASK 0xFC
  644. #define RF_OOKAVG_OOKAVERAGETHRESHFILT_00 0x00
  645. #define RF_OOKAVG_OOKAVERAGETHRESHFILT_01 0x01
  646. #define RF_OOKAVG_OOKAVERAGETHRESHFILT_10 0x02 // Default
  647. #define RF_OOKAVG_OOKAVERAGETHRESHFILT_11 0x03
  648. /*!
  649. * RegAfcFei
  650. */
  651. #define RF_AFCFEI_AGCSTART 0x10
  652. #define RF_AFCFEI_AFCCLEAR 0x02
  653. #define RF_AFCFEI_AFCAUTOCLEAR_MASK 0xFE
  654. #define RF_AFCFEI_AFCAUTOCLEAR_ON 0x01
  655. #define RF_AFCFEI_AFCAUTOCLEAR_OFF 0x00 // Default
  656. /*!
  657. * RegAfcMsb (Read Only)
  658. */
  659. /*!
  660. * RegAfcLsb (Read Only)
  661. */
  662. /*!
  663. * RegFeiMsb (Read Only)
  664. */
  665. /*!
  666. * RegFeiLsb (Read Only)
  667. */
  668. /*!
  669. * RegPreambleDetect
  670. */
  671. #define RF_PREAMBLEDETECT_DETECTOR_MASK 0x7F
  672. #define RF_PREAMBLEDETECT_DETECTOR_ON 0x80 // Default
  673. #define RF_PREAMBLEDETECT_DETECTOR_OFF 0x00
  674. #define RF_PREAMBLEDETECT_DETECTORSIZE_MASK 0x9F
  675. #define RF_PREAMBLEDETECT_DETECTORSIZE_1 0x00
  676. #define RF_PREAMBLEDETECT_DETECTORSIZE_2 0x20 // Default
  677. #define RF_PREAMBLEDETECT_DETECTORSIZE_3 0x40
  678. #define RF_PREAMBLEDETECT_DETECTORSIZE_4 0x60
  679. #define RF_PREAMBLEDETECT_DETECTORTOL_MASK 0xE0
  680. #define RF_PREAMBLEDETECT_DETECTORTOL_0 0x00
  681. #define RF_PREAMBLEDETECT_DETECTORTOL_1 0x01
  682. #define RF_PREAMBLEDETECT_DETECTORTOL_2 0x02
  683. #define RF_PREAMBLEDETECT_DETECTORTOL_3 0x03
  684. #define RF_PREAMBLEDETECT_DETECTORTOL_4 0x04
  685. #define RF_PREAMBLEDETECT_DETECTORTOL_5 0x05
  686. #define RF_PREAMBLEDETECT_DETECTORTOL_6 0x06
  687. #define RF_PREAMBLEDETECT_DETECTORTOL_7 0x07
  688. #define RF_PREAMBLEDETECT_DETECTORTOL_8 0x08
  689. #define RF_PREAMBLEDETECT_DETECTORTOL_9 0x09
  690. #define RF_PREAMBLEDETECT_DETECTORTOL_10 0x0A // Default
  691. #define RF_PREAMBLEDETECT_DETECTORTOL_11 0x0B
  692. #define RF_PREAMBLEDETECT_DETECTORTOL_12 0x0C
  693. #define RF_PREAMBLEDETECT_DETECTORTOL_13 0x0D
  694. #define RF_PREAMBLEDETECT_DETECTORTOL_14 0x0E
  695. #define RF_PREAMBLEDETECT_DETECTORTOL_15 0x0F
  696. #define RF_PREAMBLEDETECT_DETECTORTOL_16 0x10
  697. #define RF_PREAMBLEDETECT_DETECTORTOL_17 0x11
  698. #define RF_PREAMBLEDETECT_DETECTORTOL_18 0x12
  699. #define RF_PREAMBLEDETECT_DETECTORTOL_19 0x13
  700. #define RF_PREAMBLEDETECT_DETECTORTOL_20 0x14
  701. #define RF_PREAMBLEDETECT_DETECTORTOL_21 0x15
  702. #define RF_PREAMBLEDETECT_DETECTORTOL_22 0x16
  703. #define RF_PREAMBLEDETECT_DETECTORTOL_23 0x17
  704. #define RF_PREAMBLEDETECT_DETECTORTOL_24 0x18
  705. #define RF_PREAMBLEDETECT_DETECTORTOL_25 0x19
  706. #define RF_PREAMBLEDETECT_DETECTORTOL_26 0x1A
  707. #define RF_PREAMBLEDETECT_DETECTORTOL_27 0x1B
  708. #define RF_PREAMBLEDETECT_DETECTORTOL_28 0x1C
  709. #define RF_PREAMBLEDETECT_DETECTORTOL_29 0x1D
  710. #define RF_PREAMBLEDETECT_DETECTORTOL_30 0x1E
  711. #define RF_PREAMBLEDETECT_DETECTORTOL_31 0x1F
  712. /*!
  713. * RegRxTimeout1
  714. */
  715. #define RF_RXTIMEOUT1_TIMEOUTRXRSSI 0x00 // Default
  716. /*!
  717. * RegRxTimeout2
  718. */
  719. #define RF_RXTIMEOUT2_TIMEOUTRXPREAMBLE 0x00 // Default
  720. /*!
  721. * RegRxTimeout3
  722. */
  723. #define RF_RXTIMEOUT3_TIMEOUTSIGNALSYNC 0x00 // Default
  724. /*!
  725. * RegRxDelay
  726. */
  727. #define RF_RXDELAY_INTERPACKETRXDELAY 0x00 // Default
  728. /*!
  729. * RegOsc
  730. */
  731. #define RF_OSC_RCCALSTART 0x08
  732. #define RF_OSC_CLKOUT_MASK 0xF8
  733. #define RF_OSC_CLKOUT_32_MHZ 0x00
  734. #define RF_OSC_CLKOUT_16_MHZ 0x01
  735. #define RF_OSC_CLKOUT_8_MHZ 0x02
  736. #define RF_OSC_CLKOUT_4_MHZ 0x03
  737. #define RF_OSC_CLKOUT_2_MHZ 0x04
  738. #define RF_OSC_CLKOUT_1_MHZ 0x05 // Default
  739. #define RF_OSC_CLKOUT_RC 0x06
  740. #define RF_OSC_CLKOUT_OFF 0x07
  741. /*!
  742. * RegPreambleMsb/RegPreambleLsb
  743. */
  744. #define RF_PREAMBLEMSB_SIZE 0x00 // Default
  745. #define RF_PREAMBLELSB_SIZE 0x03 // Default
  746. /*!
  747. * RegSyncConfig
  748. */
  749. #define RF_SYNCCONFIG_AUTORESTARTRXMODE_MASK 0x3F
  750. #define RF_SYNCCONFIG_AUTORESTARTRXMODE_WAITPLL_ON 0x80 // Default
  751. #define RF_SYNCCONFIG_AUTORESTARTRXMODE_WAITPLL_OFF 0x40
  752. #define RF_SYNCCONFIG_AUTORESTARTRXMODE_OFF 0x00
  753. #define RF_SYNCCONFIG_PREAMBLEPOLARITY_MASK 0xDF
  754. #define RF_SYNCCONFIG_PREAMBLEPOLARITY_55 0x20
  755. #define RF_SYNCCONFIG_PREAMBLEPOLARITY_AA 0x00 // Default
  756. #define RF_SYNCCONFIG_SYNC_MASK 0xEF
  757. #define RF_SYNCCONFIG_SYNC_ON 0x10 // Default
  758. #define RF_SYNCCONFIG_SYNC_OFF 0x00
  759. #define RF_SYNCCONFIG_SYNCSIZE_MASK 0xF8
  760. #define RF_SYNCCONFIG_SYNCSIZE_1 0x00
  761. #define RF_SYNCCONFIG_SYNCSIZE_2 0x01
  762. #define RF_SYNCCONFIG_SYNCSIZE_3 0x02
  763. #define RF_SYNCCONFIG_SYNCSIZE_4 0x03 // Default
  764. #define RF_SYNCCONFIG_SYNCSIZE_5 0x04
  765. #define RF_SYNCCONFIG_SYNCSIZE_6 0x05
  766. #define RF_SYNCCONFIG_SYNCSIZE_7 0x06
  767. #define RF_SYNCCONFIG_SYNCSIZE_8 0x07
  768. /*!
  769. * RegSyncValue1-8
  770. */
  771. #define RF_SYNCVALUE1_SYNCVALUE 0x01 // Default
  772. #define RF_SYNCVALUE2_SYNCVALUE 0x01 // Default
  773. #define RF_SYNCVALUE3_SYNCVALUE 0x01 // Default
  774. #define RF_SYNCVALUE4_SYNCVALUE 0x01 // Default
  775. #define RF_SYNCVALUE5_SYNCVALUE 0x01 // Default
  776. #define RF_SYNCVALUE6_SYNCVALUE 0x01 // Default
  777. #define RF_SYNCVALUE7_SYNCVALUE 0x01 // Default
  778. #define RF_SYNCVALUE8_SYNCVALUE 0x01 // Default
  779. /*!
  780. * RegPacketConfig1
  781. */
  782. #define RF_PACKETCONFIG1_PACKETFORMAT_MASK 0x7F
  783. #define RF_PACKETCONFIG1_PACKETFORMAT_FIXED 0x00
  784. #define RF_PACKETCONFIG1_PACKETFORMAT_VARIABLE 0x80 // Default
  785. #define RF_PACKETCONFIG1_DCFREE_MASK 0x9F
  786. #define RF_PACKETCONFIG1_DCFREE_OFF 0x00 // Default
  787. #define RF_PACKETCONFIG1_DCFREE_MANCHESTER 0x20
  788. #define RF_PACKETCONFIG1_DCFREE_WHITENING 0x40
  789. #define RF_PACKETCONFIG1_CRC_MASK 0xEF
  790. #define RF_PACKETCONFIG1_CRC_ON 0x10 // Default
  791. #define RF_PACKETCONFIG1_CRC_OFF 0x00
  792. #define RF_PACKETCONFIG1_CRCAUTOCLEAR_MASK 0xF7
  793. #define RF_PACKETCONFIG1_CRCAUTOCLEAR_ON 0x00 // Default
  794. #define RF_PACKETCONFIG1_CRCAUTOCLEAR_OFF 0x08
  795. #define RF_PACKETCONFIG1_ADDRSFILTERING_MASK 0xF9
  796. #define RF_PACKETCONFIG1_ADDRSFILTERING_OFF 0x00 // Default
  797. #define RF_PACKETCONFIG1_ADDRSFILTERING_NODE 0x02
  798. #define RF_PACKETCONFIG1_ADDRSFILTERING_NODEBROADCAST 0x04
  799. #define RF_PACKETCONFIG1_CRCWHITENINGTYPE_MASK 0xFE
  800. #define RF_PACKETCONFIG1_CRCWHITENINGTYPE_CCITT 0x00 // Default
  801. #define RF_PACKETCONFIG1_CRCWHITENINGTYPE_IBM 0x01
  802. /*!
  803. * RegPacketConfig2
  804. */
  805. #define RF_PACKETCONFIG2_WMBUS_CRC_ENABLE_MASK 0x7F
  806. #define RF_PACKETCONFIG2_WMBUS_CRC_ENABLE 0x80
  807. #define RF_PACKETCONFIG2_WMBUS_CRC_DISABLE 0x00 // Default
  808. #define RF_PACKETCONFIG2_DATAMODE_MASK 0xBF
  809. #define RF_PACKETCONFIG2_DATAMODE_CONTINUOUS 0x00
  810. #define RF_PACKETCONFIG2_DATAMODE_PACKET 0x40 // Default
  811. #define RF_PACKETCONFIG2_IOHOME_MASK 0xDF
  812. #define RF_PACKETCONFIG2_IOHOME_ON 0x20
  813. #define RF_PACKETCONFIG2_IOHOME_OFF 0x00 // Default
  814. #define RF_PACKETCONFIG2_BEACON_MASK 0xF7
  815. #define RF_PACKETCONFIG2_BEACON_ON 0x08
  816. #define RF_PACKETCONFIG2_BEACON_OFF 0x00 // Default
  817. #define RF_PACKETCONFIG2_PAYLOADLENGTH_MSB_MASK 0xF8
  818. /*!
  819. * RegPayloadLength
  820. */
  821. #define RF_PAYLOADLENGTH_LENGTH 0x40 // Default
  822. /*!
  823. * RegNodeAdrs
  824. */
  825. #define RF_NODEADDRESS_ADDRESS 0x00
  826. /*!
  827. * RegBroadcastAdrs
  828. */
  829. #define RF_BROADCASTADDRESS_ADDRESS 0x00
  830. /*!
  831. * RegFifoThresh
  832. */
  833. #define RF_FIFOTHRESH_TXSTARTCONDITION_MASK 0x7F
  834. #define RF_FIFOTHRESH_TXSTARTCONDITION_FIFOTHRESH 0x00 // Default
  835. #define RF_FIFOTHRESH_TXSTARTCONDITION_FIFONOTEMPTY 0x80
  836. #define RF_FIFOTHRESH_FIFOTHRESHOLD_MASK 0xC0
  837. #define RF_FIFOTHRESH_FIFOTHRESHOLD_THRESHOLD 0x0F // Default
  838. /*!
  839. * RegSeqConfig1
  840. */
  841. #define RF_SEQCONFIG1_SEQUENCER_START 0x80
  842. #define RF_SEQCONFIG1_SEQUENCER_STOP 0x40
  843. #define RF_SEQCONFIG1_IDLEMODE_MASK 0xDF
  844. #define RF_SEQCONFIG1_IDLEMODE_SLEEP 0x20
  845. #define RF_SEQCONFIG1_IDLEMODE_STANDBY 0x00 // Default
  846. #define RF_SEQCONFIG1_FROMSTART_MASK 0xE7
  847. #define RF_SEQCONFIG1_FROMSTART_TOLPS 0x00 // Default
  848. #define RF_SEQCONFIG1_FROMSTART_TORX 0x08
  849. #define RF_SEQCONFIG1_FROMSTART_TOTX 0x10
  850. #define RF_SEQCONFIG1_FROMSTART_TOTX_ONFIFOLEVEL 0x18
  851. #define RF_SEQCONFIG1_LPS_MASK 0xFB
  852. #define RF_SEQCONFIG1_LPS_SEQUENCER_OFF 0x00 // Default
  853. #define RF_SEQCONFIG1_LPS_IDLE 0x04
  854. #define RF_SEQCONFIG1_FROMIDLE_MASK 0xFD
  855. #define RF_SEQCONFIG1_FROMIDLE_TOTX 0x00 // Default
  856. #define RF_SEQCONFIG1_FROMIDLE_TORX 0x02
  857. #define RF_SEQCONFIG1_FROMTX_MASK 0xFE
  858. #define RF_SEQCONFIG1_FROMTX_TOLPS 0x00 // Default
  859. #define RF_SEQCONFIG1_FROMTX_TORX 0x01
  860. /*!
  861. * RegSeqConfig2
  862. */
  863. #define RF_SEQCONFIG2_FROMRX_MASK 0x1F
  864. #define RF_SEQCONFIG2_FROMRX_TOUNUSED_000 0x00 // Default
  865. #define RF_SEQCONFIG2_FROMRX_TORXPKT_ONPLDRDY 0x20
  866. #define RF_SEQCONFIG2_FROMRX_TOLPS_ONPLDRDY 0x40
  867. #define RF_SEQCONFIG2_FROMRX_TORXPKT_ONCRCOK 0x60
  868. #define RF_SEQCONFIG2_FROMRX_TOSEQUENCEROFF_ONRSSI 0x80
  869. #define RF_SEQCONFIG2_FROMRX_TOSEQUENCEROFF_ONSYNC 0xA0
  870. #define RF_SEQCONFIG2_FROMRX_TOSEQUENCEROFF_ONPREAMBLE 0xC0
  871. #define RF_SEQCONFIG2_FROMRX_TOUNUSED_111 0xE0
  872. #define RF_SEQCONFIG2_FROMRXTIMEOUT_MASK 0xE7
  873. #define RF_SEQCONFIG2_FROMRXTIMEOUT_TORXRESTART 0x00 // Default
  874. #define RF_SEQCONFIG2_FROMRXTIMEOUT_TOTX 0x08
  875. #define RF_SEQCONFIG2_FROMRXTIMEOUT_TOLPS 0x10
  876. #define RF_SEQCONFIG2_FROMRXTIMEOUT_TOSEQUENCEROFF 0x18
  877. #define RF_SEQCONFIG2_FROMRXPKT_MASK 0xF8
  878. #define RF_SEQCONFIG2_FROMRXPKT_TOSEQUENCEROFF 0x00 // Default
  879. #define RF_SEQCONFIG2_FROMRXPKT_TOTX_ONFIFOEMPTY 0x01
  880. #define RF_SEQCONFIG2_FROMRXPKT_TOLPS 0x02
  881. #define RF_SEQCONFIG2_FROMRXPKT_TOSYNTHESIZERRX 0x03
  882. #define RF_SEQCONFIG2_FROMRXPKT_TORX 0x04
  883. /*!
  884. * RegTimerResol
  885. */
  886. #define RF_TIMERRESOL_TIMER1RESOL_MASK 0xF3
  887. #define RF_TIMERRESOL_TIMER1RESOL_OFF 0x00 // Default
  888. #define RF_TIMERRESOL_TIMER1RESOL_000064_US 0x04
  889. #define RF_TIMERRESOL_TIMER1RESOL_004100_US 0x08
  890. #define RF_TIMERRESOL_TIMER1RESOL_262000_US 0x0C
  891. #define RF_TIMERRESOL_TIMER2RESOL_MASK 0xFC
  892. #define RF_TIMERRESOL_TIMER2RESOL_OFF 0x00 // Default
  893. #define RF_TIMERRESOL_TIMER2RESOL_000064_US 0x01
  894. #define RF_TIMERRESOL_TIMER2RESOL_004100_US 0x02
  895. #define RF_TIMERRESOL_TIMER2RESOL_262000_US 0x03
  896. /*!
  897. * RegTimer1Coef
  898. */
  899. #define RF_TIMER1COEF_TIMER1COEFFICIENT 0xF5 // Default
  900. /*!
  901. * RegTimer2Coef
  902. */
  903. #define RF_TIMER2COEF_TIMER2COEFFICIENT 0x20 // Default
  904. /*!
  905. * RegImageCal
  906. */
  907. #define RF_IMAGECAL_AUTOIMAGECAL_MASK 0x7F
  908. #define RF_IMAGECAL_AUTOIMAGECAL_ON 0x80
  909. #define RF_IMAGECAL_AUTOIMAGECAL_OFF 0x00 // Default
  910. #define RF_IMAGECAL_IMAGECAL_MASK 0xBF
  911. #define RF_IMAGECAL_IMAGECAL_START 0x40
  912. #define RF_IMAGECAL_IMAGECAL_RUNNING 0x20
  913. #define RF_IMAGECAL_IMAGECAL_DONE 0x00 // Default
  914. #define RF_IMAGECAL_TEMPCHANGE_HIGHER 0x08
  915. #define RF_IMAGECAL_TEMPCHANGE_LOWER 0x00
  916. #define RF_IMAGECAL_TEMPTHRESHOLD_MASK 0xF9
  917. #define RF_IMAGECAL_TEMPTHRESHOLD_05 0x00
  918. #define RF_IMAGECAL_TEMPTHRESHOLD_10 0x02 // Default
  919. #define RF_IMAGECAL_TEMPTHRESHOLD_15 0x04
  920. #define RF_IMAGECAL_TEMPTHRESHOLD_20 0x06
  921. #define RF_IMAGECAL_TEMPMONITOR_MASK 0xFE
  922. #define RF_IMAGECAL_TEMPMONITOR_ON 0x00 // Default
  923. #define RF_IMAGECAL_TEMPMONITOR_OFF 0x01
  924. /*!
  925. * RegTemp (Read Only)
  926. */
  927. /*!
  928. * RegLowBat
  929. */
  930. #define RF_LOWBAT_MASK 0xF7
  931. #define RF_LOWBAT_ON 0x08
  932. #define RF_LOWBAT_OFF 0x00 // Default
  933. #define RF_LOWBAT_TRIM_MASK 0xF8
  934. #define RF_LOWBAT_TRIM_1695 0x00
  935. #define RF_LOWBAT_TRIM_1764 0x01
  936. #define RF_LOWBAT_TRIM_1835 0x02 // Default
  937. #define RF_LOWBAT_TRIM_1905 0x03
  938. #define RF_LOWBAT_TRIM_1976 0x04
  939. #define RF_LOWBAT_TRIM_2045 0x05
  940. #define RF_LOWBAT_TRIM_2116 0x06
  941. #define RF_LOWBAT_TRIM_2185 0x07
  942. /*!
  943. * RegIrqFlags1
  944. */
  945. #define RF_IRQFLAGS1_MODEREADY 0x80
  946. #define RF_IRQFLAGS1_RXREADY 0x40
  947. #define RF_IRQFLAGS1_TXREADY 0x20
  948. #define RF_IRQFLAGS1_PLLLOCK 0x10
  949. #define RF_IRQFLAGS1_RSSI 0x08
  950. #define RF_IRQFLAGS1_TIMEOUT 0x04
  951. #define RF_IRQFLAGS1_PREAMBLEDETECT 0x02
  952. #define RF_IRQFLAGS1_SYNCADDRESSMATCH 0x01
  953. /*!
  954. * RegIrqFlags2
  955. */
  956. #define RF_IRQFLAGS2_FIFOFULL 0x80
  957. #define RF_IRQFLAGS2_FIFOEMPTY 0x40
  958. #define RF_IRQFLAGS2_FIFOLEVEL 0x20
  959. #define RF_IRQFLAGS2_FIFOOVERRUN 0x10
  960. #define RF_IRQFLAGS2_PACKETSENT 0x08
  961. #define RF_IRQFLAGS2_PAYLOADREADY 0x04
  962. #define RF_IRQFLAGS2_CRCOK 0x02
  963. #define RF_IRQFLAGS2_LOWBAT 0x01
  964. /*!
  965. * RegDioMapping1
  966. */
  967. #define RF_DIOMAPPING1_DIO0_MASK 0x3F
  968. #define RF_DIOMAPPING1_DIO0_00 0x00 // Default
  969. #define RF_DIOMAPPING1_DIO0_01 0x40
  970. #define RF_DIOMAPPING1_DIO0_10 0x80
  971. #define RF_DIOMAPPING1_DIO0_11 0xC0
  972. #define RF_DIOMAPPING1_DIO1_MASK 0xCF
  973. #define RF_DIOMAPPING1_DIO1_00 0x00 // Default
  974. #define RF_DIOMAPPING1_DIO1_01 0x10
  975. #define RF_DIOMAPPING1_DIO1_10 0x20
  976. #define RF_DIOMAPPING1_DIO1_11 0x30
  977. #define RF_DIOMAPPING1_DIO2_MASK 0xF3
  978. #define RF_DIOMAPPING1_DIO2_00 0x00 // Default
  979. #define RF_DIOMAPPING1_DIO2_01 0x04
  980. #define RF_DIOMAPPING1_DIO2_10 0x08
  981. #define RF_DIOMAPPING1_DIO2_11 0x0C
  982. #define RF_DIOMAPPING1_DIO3_MASK 0xFC
  983. #define RF_DIOMAPPING1_DIO3_00 0x00 // Default
  984. #define RF_DIOMAPPING1_DIO3_01 0x01
  985. #define RF_DIOMAPPING1_DIO3_10 0x02
  986. #define RF_DIOMAPPING1_DIO3_11 0x03
  987. /*!
  988. * RegDioMapping2
  989. */
  990. #define RF_DIOMAPPING2_DIO4_MASK 0x3F
  991. #define RF_DIOMAPPING2_DIO4_00 0x00 // Default
  992. #define RF_DIOMAPPING2_DIO4_01 0x40
  993. #define RF_DIOMAPPING2_DIO4_10 0x80
  994. #define RF_DIOMAPPING2_DIO4_11 0xC0
  995. #define RF_DIOMAPPING2_DIO5_MASK 0xCF
  996. #define RF_DIOMAPPING2_DIO5_00 0x00 // Default
  997. #define RF_DIOMAPPING2_DIO5_01 0x10
  998. #define RF_DIOMAPPING2_DIO5_10 0x20
  999. #define RF_DIOMAPPING2_DIO5_11 0x30
  1000. #define RF_DIOMAPPING2_MAP_MASK 0xFE
  1001. #define RF_DIOMAPPING2_MAP_PREAMBLEDETECT 0x01
  1002. #define RF_DIOMAPPING2_MAP_RSSI 0x00 // Default
  1003. /*!
  1004. * RegVersion (Read Only)
  1005. */
  1006. /*!
  1007. * RegAgcRef
  1008. */
  1009. /*!
  1010. * RegAgcThresh1
  1011. */
  1012. /*!
  1013. * RegAgcThresh2
  1014. */
  1015. /*!
  1016. * RegAgcThresh3
  1017. */
  1018. /*!
  1019. * RegPllHop
  1020. */
  1021. #define RF_PLLHOP_FASTHOP_MASK 0x7F
  1022. #define RF_PLLHOP_FASTHOP_ON 0x80
  1023. #define RF_PLLHOP_FASTHOP_OFF 0x00 // Default
  1024. /*!
  1025. * RegTcxo
  1026. */
  1027. #define RF_TCXO_TCXOINPUT_MASK 0xEF
  1028. #define RF_TCXO_TCXOINPUT_ON 0x10
  1029. #define RF_TCXO_TCXOINPUT_OFF 0x00 // Default
  1030. /*!
  1031. * RegPaDac
  1032. */
  1033. #define RF_PADAC_20DBM_MASK 0xF8
  1034. #define RF_PADAC_20DBM_ON 0x07
  1035. #define RF_PADAC_20DBM_OFF 0x04 // Default
  1036. /*!
  1037. * RegPll
  1038. */
  1039. #define RF_PLL_BANDWIDTH_MASK 0x3F
  1040. #define RF_PLL_BANDWIDTH_75 0x00
  1041. #define RF_PLL_BANDWIDTH_150 0x40
  1042. #define RF_PLL_BANDWIDTH_225 0x80
  1043. #define RF_PLL_BANDWIDTH_300 0xC0 // Default
  1044. /*!
  1045. * RegPllLowPn
  1046. */
  1047. #define RF_PLLLOWPN_BANDWIDTH_MASK 0x3F
  1048. #define RF_PLLLOWPN_BANDWIDTH_75 0x00
  1049. #define RF_PLLLOWPN_BANDWIDTH_150 0x40
  1050. #define RF_PLLLOWPN_BANDWIDTH_225 0x80
  1051. #define RF_PLLLOWPN_BANDWIDTH_300 0xC0 // Default
  1052. /*!
  1053. * RegFormerTemp
  1054. */
  1055. /*!
  1056. * RegBitrateFrac
  1057. */
  1058. #define RF_BITRATEFRAC_MASK 0xF0
  1059. typedef struct sSX1276
  1060. {
  1061. uint8_t RegFifo; // 0x00
  1062. // Common settings
  1063. uint8_t RegOpMode; // 0x01
  1064. uint8_t RegBitrateMsb; // 0x02
  1065. uint8_t RegBitrateLsb; // 0x03
  1066. uint8_t RegFdevMsb; // 0x04
  1067. uint8_t RegFdevLsb; // 0x05
  1068. uint8_t RegFrfMsb; // 0x06
  1069. uint8_t RegFrfMid; // 0x07
  1070. uint8_t RegFrfLsb; // 0x08
  1071. // Tx settings
  1072. uint8_t RegPaConfig; // 0x09
  1073. uint8_t RegPaRamp; // 0x0A
  1074. uint8_t RegOcp; // 0x0B
  1075. // Rx settings
  1076. uint8_t RegLna; // 0x0C
  1077. uint8_t RegRxConfig; // 0x0D
  1078. uint8_t RegRssiConfig; // 0x0E
  1079. uint8_t RegRssiCollision; // 0x0F
  1080. uint8_t RegRssiThresh; // 0x10
  1081. uint8_t RegRssiValue; // 0x11
  1082. uint8_t RegRxBw; // 0x12
  1083. uint8_t RegAfcBw; // 0x13
  1084. uint8_t RegOokPeak; // 0x14
  1085. uint8_t RegOokFix; // 0x15
  1086. uint8_t RegOokAvg; // 0x16
  1087. uint8_t RegRes17; // 0x17
  1088. uint8_t RegRes18; // 0x18
  1089. uint8_t RegRes19; // 0x19
  1090. uint8_t RegAfcFei; // 0x1A
  1091. uint8_t RegAfcMsb; // 0x1B
  1092. uint8_t RegAfcLsb; // 0x1C
  1093. uint8_t RegFeiMsb; // 0x1D
  1094. uint8_t RegFeiLsb; // 0x1E
  1095. uint8_t RegPreambleDetect; // 0x1F
  1096. uint8_t RegRxTimeout1; // 0x20
  1097. uint8_t RegRxTimeout2; // 0x21
  1098. uint8_t RegRxTimeout3; // 0x22
  1099. uint8_t RegRxDelay; // 0x23
  1100. // Oscillator settings
  1101. uint8_t RegOsc; // 0x24
  1102. // Packet handler settings
  1103. uint8_t RegPreambleMsb; // 0x25
  1104. uint8_t RegPreambleLsb; // 0x26
  1105. uint8_t RegSyncConfig; // 0x27
  1106. uint8_t RegSyncValue1; // 0x28
  1107. uint8_t RegSyncValue2; // 0x29
  1108. uint8_t RegSyncValue3; // 0x2A
  1109. uint8_t RegSyncValue4; // 0x2B
  1110. uint8_t RegSyncValue5; // 0x2C
  1111. uint8_t RegSyncValue6; // 0x2D
  1112. uint8_t RegSyncValue7; // 0x2E
  1113. uint8_t RegSyncValue8; // 0x2F
  1114. uint8_t RegPacketConfig1; // 0x30
  1115. uint8_t RegPacketConfig2; // 0x31
  1116. uint8_t RegPayloadLength; // 0x32
  1117. uint8_t RegNodeAdrs; // 0x33
  1118. uint8_t RegBroadcastAdrs; // 0x34
  1119. uint8_t RegFifoThresh; // 0x35
  1120. // Sequencer settings
  1121. uint8_t RegSeqConfig1; // 0x36
  1122. uint8_t RegSeqConfig2; // 0x37
  1123. uint8_t RegTimerResol; // 0x38
  1124. uint8_t RegTimer1Coef; // 0x39
  1125. uint8_t RegTimer2Coef; // 0x3A
  1126. // Service settings
  1127. uint8_t RegImageCal; // 0x3B
  1128. uint8_t RegTemp; // 0x3C
  1129. uint8_t RegLowBat; // 0x3D
  1130. // Status
  1131. uint8_t RegIrqFlags1; // 0x3E
  1132. uint8_t RegIrqFlags2; // 0x3F
  1133. // I/O settings
  1134. uint8_t RegDioMapping1; // 0x40
  1135. uint8_t RegDioMapping2; // 0x41
  1136. // Version
  1137. uint8_t RegVersion; // 0x42
  1138. // Additional settings
  1139. uint8_t RegAgcRef; // 0x43
  1140. uint8_t RegAgcThresh1; // 0x44
  1141. uint8_t RegAgcThresh2; // 0x45
  1142. uint8_t RegAgcThresh3; // 0x46
  1143. // Test
  1144. uint8_t RegTestReserved47[0x4B - 0x47]; // 0x47-0x4A
  1145. // Additional settings
  1146. uint8_t RegPllHop; // 0x4B
  1147. uint8_t RegTestReserved4C; // 0x4C
  1148. uint8_t RegPaDac; // 0x4D
  1149. // Test
  1150. uint8_t RegTestReserved4E[0x58-0x4E]; // 0x4E-0x57
  1151. // Additional settings
  1152. uint8_t RegTcxo; // 0x58
  1153. // Test
  1154. uint8_t RegTestReserved59; // 0x59
  1155. // Test
  1156. uint8_t RegTestReserved5B; // 0x5B
  1157. // Additional settings
  1158. uint8_t RegPll; // 0x5C
  1159. // Test
  1160. uint8_t RegTestReserved5D; // 0x5D
  1161. // Additional settings
  1162. uint8_t RegPllLowPn; // 0x5E
  1163. // Test
  1164. uint8_t RegTestReserved5F[0x6C - 0x5F]; // 0x5F-0x6B
  1165. // Additional settings
  1166. uint8_t RegFormerTemp; // 0x6C
  1167. // Test
  1168. uint8_t RegTestReserved6D[0x70 - 0x6D]; // 0x6D-0x6F
  1169. // Additional settings
  1170. uint8_t RegBitrateFrac; // 0x70
  1171. }tSX1276;
  1172. extern tSX1276* SX1276;
  1173. extern tFskSettings FskSettings;
  1174. /*!
  1175. * \brief Initializes the SX1276
  1176. */
  1177. void SX1276FskInit( void );
  1178. /*!
  1179. * \brief Sets the SX1276 to datasheet default values
  1180. */
  1181. void SX1276FskSetDefaults( void );
  1182. /*!
  1183. * \brief Resets the SX1276
  1184. */
  1185. void SX1276FskReset( void );
  1186. /*!
  1187. * \brief Enables/Disables the LoRa modem
  1188. *
  1189. * \param [IN]: enable [true, false]
  1190. */
  1191. void SX1276FskSetLoRaOn( bool enable );
  1192. /*!
  1193. * \brief Sets the SX1276 operating mode
  1194. *
  1195. * \param [IN] opMode New operating mode
  1196. */
  1197. void SX1276FskSetOpMode( uint8_t opMode );
  1198. /*!
  1199. * \brief Gets the SX1276 operating mode
  1200. *
  1201. * \retval opMode Current operating mode
  1202. */
  1203. uint8_t SX1276FskGetOpMode( void );
  1204. /*!
  1205. * \brief Trigs and reads the FEI
  1206. *
  1207. * \retval feiValue Frequency error value.
  1208. */
  1209. int32_t SX1276FskReadFei( void );
  1210. /*!
  1211. * \brief Reads the current AFC value
  1212. *
  1213. * \retval afcValue Frequency offset value.
  1214. */
  1215. int32_t SX1276FskReadAfc( void );
  1216. /*!
  1217. * \brief Reads the current Rx gain setting
  1218. *
  1219. * \retval rxGain Current gain setting
  1220. */
  1221. uint8_t SX1276FskReadRxGain( void );
  1222. /*!
  1223. * \brief Trigs and reads the current RSSI value
  1224. *
  1225. * \retval rssiValue Current RSSI value in [dBm]
  1226. */
  1227. double SX1276FskReadRssi( void );
  1228. /*!
  1229. * \brief Gets the Rx gain value measured while receiving the packet
  1230. *
  1231. * \retval rxGainValue Current Rx gain value
  1232. */
  1233. uint8_t SX1276FskGetPacketRxGain( void );
  1234. /*!
  1235. * \brief Gets the RSSI value measured while receiving the packet
  1236. *
  1237. * \retval rssiValue Current RSSI value in [dBm]
  1238. */
  1239. double SX1276FskGetPacketRssi( void );
  1240. /*!
  1241. * \brief Gets the AFC value measured while receiving the packet
  1242. *
  1243. * \retval afcValue Current AFC value in [Hz]
  1244. */
  1245. uint32_t SX1276FskGetPacketAfc( void );
  1246. /*!
  1247. * \brief Sets the radio in Rx mode. Waiting for a packet
  1248. */
  1249. void SX1276FskStartRx( void );
  1250. /*!
  1251. * \brief Gets a copy of the current received buffer
  1252. *
  1253. * \param [IN]: buffer Buffer pointer
  1254. * \param [IN]: size Buffer size
  1255. */
  1256. void SX1276FskGetRxPacket( void *buffer, uint16_t *size );
  1257. /*!
  1258. * \brief Sets a copy of the buffer to be transmitted and starts the
  1259. * transmission
  1260. *
  1261. * \param [IN]: buffer Buffer pointer
  1262. * \param [IN]: size Buffer size
  1263. */
  1264. void SX1276FskSetTxPacket( const void *buffer, uint16_t size );
  1265. /*!
  1266. * \brief Gets the current RFState
  1267. *
  1268. * \retval rfState Current RF state [RF_IDLE, RF_BUSY,
  1269. * RF_RX_DONE, RF_RX_TIMEOUT,
  1270. * RF_TX_DONE, RF_TX_TIMEOUT]
  1271. */
  1272. uint8_t SX1276FskGetRFState( void );
  1273. /*!
  1274. * \brief Sets the new state of the RF state machine
  1275. *
  1276. * \param [IN]: state New RF state machine state
  1277. */
  1278. void SX1276FskSetRFState( uint8_t state );
  1279. /*!
  1280. * \brief Process the FSK modem Rx and Tx state machines depending on the
  1281. * SX1276 operating mode.
  1282. *
  1283. * \retval rfState Current RF state [RF_IDLE, RF_BUSY,
  1284. * RF_RX_DONE, RF_RX_TIMEOUT,
  1285. * RF_TX_DONE, RF_TX_TIMEOUT]
  1286. */
  1287. uint32_t SX1276FskProcess( void );
  1288. #endif //__SX1276_FSK_H__